IBM Technical Disclosure Bulletin, vol. 33, No. 18, Jun. 1990, pp. 328 and 329, "Dual-Port Bipolar Memory Cell With Soft Error Rate Immunity". |
IBM Technical Disclosure Bulletin, vol. 30, No. 9, Feb. 1988, pp. 253 and 254, "Transistor Gated CTS Memory Cell". |
IBM Technical Disclosure Bulletin, vol. 30, No. 2, Jul. 1987, pp. 504 and 505, "Current Sense Static Bipolar Random-Access Memory Cell". |
IBM Technical Disclosure Bulletin, vol. 22, No. 6, Nov. 1979, pp. 2313 and 2314, "I.sup.2 L/MTL Storage Cell". |
Cavaliere et al., "Bipolar RAM Cell With Bilateral NPN Bitline Coupling Transistors" IBM Tech. Disc. Bull. vol. 20, No. 4, Sep. 1977, pp. 1447-1450. |