The present disclosure relates generally to an interleaver and, more particularly, to a bit interleaver that is capable of distributing burst errors occurring in a digital broadcast channel.
Bit-Interleaved Coded Modulation (BICM) is bandwidth-efficient transmission technology, and is implemented in such a manner that an error-correction coder, a bit-by-bit interleaver and a high-order modulator are combined with one another.
BICM can provide excellent performance using a simple structure because it uses a low-density parity check (LDPC) coder or a Turbo coder as the error-correction coder. Furthermore, BICM can provide high-level flexibility because it can select modulation order and the length and code rate of an error correction code in various forms. Due to these advantages, BICM has been used in broadcasting standards, such as DVB-T2 and DVB-NGH, and has a strong possibility of being used in other next-generation broadcasting systems.
However, in spite of those advantages, BICM suffers from the rapid degradation of performance unless burst errors occurring in a channel are appropriately distributed via the bit-by-bit interleaver. Accordingly, the bit-by-bit interleaver used in BICM should be designed to be optimized for the modulation order or the length and code rate of the error correction code.
At least one embodiment of the present invention is directed to the provision of an intra-BICM bit interleaver that can effectively distribute burst errors occurring in a broadcasting system channel.
At least one embodiment of the present invention is directed to the provision of a bit interleaver that is optimized for an LDPC coder having a length of 64800 and a code rate of 7/15 and a quadrature phase shift keying (QPSK) modulator performing QPSK modulation and, thus, can be applied to next-generation broadcasting systems, such as ATSC 3.0.
In accordance with an aspect of the present invention, there is provided a bit interleaver, including a first memory configured to store a low-density parity check (LDPC) codeword having a length of 64800 and a code rate of 7/15; a processor configured to generate an interleaved codeword by interleaving the LDPC codeword on a bit group basis, the size of the bit group corresponding to a parallel factor of the LDPC codeword; and a second memory configured to provide the interleaved codeword to a modulator for QPSK modulation.
The parallel factor may be 360, and each of the bit groups may include 360 bits.
The LDPC codeword may be represented by (u0, u1, . . . , uN
Xj={uk|360×j≤k<360×(j+1),0≤k<Nldpc} for 0≤j<Ngroup
where Xj is an j-th bit group, Nldpc is 64800, and Ngroup is 180.
The interleaving may be performed using the following equation using permutation order:
Yj=Xπ(j) 0≤j≤Ngroup
where Xj is the j-th bit group, Yj is an interleaved j-th bit group, and π(j) is a permutation order for bit group-based interleaving (bit group-unit interleaving).
The permutation order may correspond to an interleaving sequence represented by the following equation:
interleaving sequence={152 172 113 167 100 163 159 144 114 47 161 125 99 89 179 123 149 177 1 132 37 26 16 57 166 81 133 112 33 151 117 83 52 178 85 124 143 28 59 130 31 157 170 44 61 102 155 111 153 55 54 176 17 68 169 20 104 38 147 7 174 6 90 15 56 120 13 34 48 122 110 154 76 64 75 84 162 77 103 156 128 150 87 27 42 3 23 96 171 145 91 24 78 5 69 175 8 29 106 137 131 43 93 160 108 164 12 140 71 63 141 109 129 82 80 173 105 9 66 65 92 32 41 72 74 4 36 94 67 158 10 88 142 45 126 2 86 118 73 79 121 148 95 70 51 53 21 115 135 25 168 11 136 18 138 134 119 146 0 97 22 165 40 19 60 46 14 49 139 58 101 39 116 127 30 98 50 107 35 62}
In accordance with another aspect of the present invention, there is provided a bit interleaving method, including storing an LDPC codeword having a length of 64800 and a code rate of 7/15; generating an interleaved codeword by interleaving the LDPC codeword on a bit group basis corresponding to the parallel factor of the LDPC codeword; and outputting the interleaved codeword to a modulator for QPSK modulation.
In accordance with still another aspect of the present invention, there is provided a BICM device, including an error-correction coder configured to output an LDPC codeword having a length of 64800 and a code rate of 7/15; a bit interleaver configured to interleave the LDPC codeword on a bit group basis corresponding to the parallel factor of the LDPC codeword and output the interleaved codeword; and a modulator configured to perform QPSK modulation on the interleaved codeword.
The above and other objects, features and advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
Embodiments of the present invention will be described in detail below with reference to the accompanying drawings. Repeated descriptions and descriptions of well-known functions and configurations that have been deemed to make the gist of the present invention unnecessarily obscure will be omitted below. The embodiments of the present invention are intended to fully describe the present invention to persons having ordinary knowledge in the art to which the present invention pertains. Accordingly, the shapes, sizes, etc. of components in the drawings may be exaggerated to make the description obvious.
Embodiments of the present invention will be described in detail below with reference to the accompanying drawings.
Referring to
The BICM device 10 generates an n-bit codeword by encoding k information bits 11 using an error-correction coder 13. In this case, the error-correction coder 13 may be an LDPC coder or a Turbo coder.
The codeword is interleaved by a bit interleaver 14, and thus the interleaved codeword is generated.
In this case, the interleaving may be performed on a bit group basis (by a unit of a bit group). In this case, the error-correction coder 13 may be an LDPC coder having a length of 64800 and a code rate of 7/15. A codeword having a length of 64800 may be divided into a total of 180 bit groups. Each of the bit groups may include 360 bits, i.e., the parallel factor of an LDPC codeword.
In this case, the interleaving may be performed on a bit group basis (by a unit of a bit group) in accordance with an interleaving sequence, which will be described later.
In this case, the bit interleaver 14 prevents the performance of error correction code from being degraded by effectively distributing burst errors occurring in a channel. In this case, the bit interleaver 14 may be separately designed in accordance with the length and code rate of the error correction code and the modulation order.
The interleaved codeword is modulated by a modulator 15, and is then transmitted via an antenna 17. In this case, the modulator 15 may be a quadrature phase shift keying (QPSK) modulator. In this case, the modulator 15 is based on a concept including a symbol mapping device. In this case, the modulator 15 may be a uniform modulator, such as a quadrature amplitude modulation (QAM) modulator, or a non-uniform modulator.
The signal transmitted via the wireless channel 20 is received via the antenna 31 of the BICM reception device 30, and, in the BICM reception device 30, is subjected to a process reverse to the process in the BICM device 10. That is, the received data is demodulated by a demodulator 33, is deinterleaved by a bit deinterleaver 34, and is then decoded by an error correction decoder 35, thereby finally restoring the information bits.
It will be apparent to those skilled in the art that the above-described transmission and reception processes have been described within a minimum range required for a description of the features of the present invention and various processes required for data transmission may be added.
Referring to
That is, at step S210, an n-bit codeword is generated by encoding k information bits using the error-correction coder.
In this case, step S210 may be performed as in an LDPC encoding method, which will be described later.
Furthermore, in the broadcast signal transmission and reception method, an interleaved codeword is generated by interleaving the n-bit codeword on a bit group basis at step S220.
In this case, the n-bit codeword may be an LDPC codeword having a length of 64800 and a code rate of 7/15. The codeword having a length of 64800 may be divided into a total of 180 bit groups. Each of the bit groups may include 360 bits corresponding to the parallel factors of an LDPC codeword.
In this case, the interleaving may be performed on a bit group basis (by a unit of a bit group) in accordance with an interleaving sequence, which will be described later.
Furthermore, in the broadcast signal transmission and reception method, the encoded data is modulated at step S230.
That is, at step S230, the interleaved codeword is modulated using the modulator.
In this case, the modulator may be a QPSK modulator. In this case, the modulator is based on a concept including a symbol mapping device. In this case, the modulator may be a uniform modulator, such as a QAM modulator, or a non-uniform modulator.
Furthermore, in the broadcast signal transmission and reception method, the modulated data is transmitted at step S240.
That is, at step S240, the modulated codeword is transmitted over the wireless channel via the antenna.
Furthermore, in the broadcast signal transmission and reception method, the received data is demodulated at step S250.
That is, at step S250, the signal transmitted over the wireless channel is received via the antenna of the receiver, and the received data is demodulated using the demodulator.
Furthermore, in the broadcast signal transmission and reception method, the demodulated data is deinterleaved at step S260. In this case, the deinterleaving of step S260 may be reverse to the operation of step S220.
Furthermore, in the broadcast signal transmission and reception method, the deinterleaved codeword is subjected to error correction decoding at step S270.
That is, at step S270, the information bits are finally restored by performing error correction decoding using the error correction decoder of the receiver.
In this case, step S270 corresponds to a process reverse to that of an LDPC encoding method, which will be described later.
An LDPC code is known as a code very close to the Shannon limit for an additive white Gaussian noise (AWGN) channel, and has the advantages of asymptotically excellent performance and parallelizable decoding compared to a turbo code.
Generally, an LDPC code is defined by a low-density parity check matrix (PCM) that is randomly generated. However, a randomly generated LDPC code requires a large amount of memory to store a PCM, and requires a lot of time to access memory. In order to overcome these problems, a quasi-cyclic LDPC (QC-LDPC) code has been proposed. A QC-LDPC code that is composed of a zero matrix or a circulant permutation matrix (CPM) is defined by a PCM that is expressed by the following Equation 1:
In this equation, J is a CPM having a size of L×L, and is given as the following Equation 2. In the following description, L may be 360.
Furthermore, Ji is obtained by shifting an L×L identity matrix I (J0) to the right i (0≤i<L) times, and J∞ is an L×L zero matrix. Accordingly, in the case of a QC-LDPC code, it is sufficient if only index exponent i is stored in order to store Ji, and thus the amount of memory required to store a PCM is considerably reduced.
Referring to
where IL×L is an identity matrix having a size of L×L.
That is, the matrix B may be a bit-wise dual diagonal matrix, or may be a block-wise dual diagonal matrix having identity matrices as its blocks, as indicated by Equation 3. The bit-wise dual diagonal matrix is disclosed in detail in Korean Patent Application Publication No. 2007-0058438, etc.
In particular, it will be apparent to those skilled in the art that when the matrix B is a bit-wise dual diagonal matrix, it is possible to perform conversion into a Quasi-cyclic form by applying row or column permutation to a PCM including the matrix B and having a structure illustrated in
In this case, N is the length of a codeword, and K is the length of information.
The present invention proposes a newly designed QC-LDPC code in which the code rate thereof is 7/15 and the length of a codeword is 64800, as illustrated in the following Table 1. That is, the present invention proposes an LDPC code that is designed to receive information having a length of 30240 and generate an LDPC codeword having a length of 64800.
Table 1 illustrates the sizes of the matrices A, B, C, D and Z of the QC-LDPC code according to the present invention:
The newly designed LDPC code may be represented in the form of a sequence (progression), an equivalent relationship is established between the sequence and matrix (parity bit check matrix), and the sequence may be represented, as follows:
An LDPC code that is represented in the form of a sequence is being widely used in the DVB standard.
According to an embodiment of the present invention, an LDPC code presented in the form of a sequence is encoded, as follows. It is assumed that there is an information block S=(s0, s1, . . . , sK−1) having an information size K. The LDPC encoder generates a codeword Λ(λ0, λ1, λ2, . . . , λN−1) having a size of N=K+M1+M2 using the information block S having a size K. In this case, M1=g, and M2=N−K−g. Furthermore, M1 is the size of parity bits corresponding to the dual diagonal matrix B, and M2 is the size of parity bits corresponding to the identity matrix D. The encoding process is performed, as follows:
Initialization:
λi=si for i=0,1, . . . ,K−1
pj=0 for j=0,1, . . . ,M1+M2−1 (4)
First information bit λ0 is accumulated at parity bit addresses specified in the 1st row of the sequence of the Sequence Table. For example, in an LDPC code having a length of 64800 and a code rate of 7/15, an accumulation process is as follows:
p460=p460⊕λ0 p792=p792⊕λ0 p1007=p1007⊕λ0 p4580=p4580⊕λ0 p11452=p11452⊕λ0 p13130=p13130⊕λ0 p26882=p26882⊕λ0 p27020=p27020⊕λ0 p32439=p32439⊕λ0
where the addition ⊕ occurs in GF(2).
The subsequent L−1 information bits, that is, Δm, m=1, 2, . . . , L−1, are accumulated at parity bit addresses that are calculated by the following Equation 5:
(x+m×Q1)mod M1 if x<M1
M1+{(x−M1+m×Q2)mod M2} if x≥M1 (5)
where x denotes the addresses of parity bits corresponding to the first information bit 4, that is, the addresses of the parity bits specified in the first row of the sequence of the Sequence Table, Q1=M1/L, Q2=M2/L, and L=360. Furthermore, Q1 and Q2 are defined in the following Table 2. For example, for an LDPC code having a length of 64800 and a code rate of 7/15, M1=1080, Q1=3, M2=33480, Q2=93 and L=360, and the following operations are performed on the second bit λ1 using Equation 5:
p463=p463⊕λ1 p795=p795⊕λ1 p1010=p1010⊕λ1 p4673=p4673⊕λ1 p11545=p11545⊕λ1 p13223=p13223⊕λ1 p26975=p26975⊕λ1 p27113=p27113⊕λ1 p32532=p32532⊕λ1
Table 2 illustrates the sizes of M1, Q1, M2 and Q2 of the designed QC-LDPC code:
The addresses of parity bit accumulators for new 360 information bits from λL to λ2L−1 are calculated and accumulated from Equation 5 using the second row of the sequence.
In a similar manner, for all groups composed of new L information bits, the addresses of parity bit accumulators are calculated and accumulated from Equation 5 using new rows of the sequence.
After all the information bits from λ0 to ΔK−1 have been exhausted, the operations of the following Equation 6 are sequentially performed from i=1:
pi=pi⊕pi−1 for i=0,1 . . . ,M1−1 (6)
Thereafter, when a parity interleaving operation, such as that of the following Equation 7, is performed, parity bits corresponding to the dual diagonal matrix B are generated:
λK+L·t+s=pQ
When the parity bits corresponding to the dual diagonal matrix B have been generated using K information bits λ0, λ1, . . . , λK−1, parity bits corresponding to the identity matrix D are generated using the M1 generated parity bits λK, λK+1, . . . , λK+M
For all groups composed of L information bits from λK to λK+M
When a parity interleaving operation, such as that of the following Equation 8, is performed after all the information bits from λK to λK+M
λK+M
Referring to
In this case, 360 may be the parallel factor (PF) of the LDPC codeword. That is, since the PF is 360, the LDPC codeword having a length of 64800 is divided into 180 bit groups, as illustrated in
Referring to
In this case, 360 may be the parallel factor (PF) of the LDPC codeword. That is, since the PF is 360, the LDPC codeword having a length of 16200 is divided into 45 bit groups, as illustrated in
Referring to
For example, it is assumed that an interleaving sequence for an LDPC codeword having a length of 16200 is as follows:
interleaving sequence={24 34 15 11 2 28 17 25 5 38 19 13 6 39 1 14 33 37 29 12 42 31 30 32 36 40 26 35 44 4 16 8 20 43 21 7 0 18 23 3 10 41 9 27 22}
Then, the order of the bit groups of the LDPC codeword illustrated in
That is, it can be seen that each of the LDPC codeword 610 and the interleaved codeword 620 includes 45 bit groups, and it can be also seen that, by the interleaving sequence, the 24th bit group of the LDPC codeword 610 is changed into the 0th bit group of the interleaved LDPC codeword 620, the 34th bit group of the LDPC codeword 610 is changed into the 1st bit group of the interleaved LDPC codeword 620, the 15th bit group of the LDPC codeword 610 is changed into the 2nd bit group of the interleaved LDPC codeword 620, and the 11st bit group of the LDPC codeword 610 is changed into the 3rd bit group of the interleaved LDPC codeword 620, and the 2nd bit group of the LDPC codeword 610 is changed into the 4th bit group of the interleaved LDPC codeword 620.
An LDPC codeword (u0, u1, . . . , uN
Xj={uk|360×j≤k<360×(j+1),0≤k<Nldpc} for 0≤j<Ngroup (9)
where Xj is an j-th bit group, and each Xj is composed of 360 bits.
The LDPC codeword divided into the bit groups is interleaved, as in Equation 10 below:
Yj=Xπ(j) 0≤j≤Ngroup (10)
where Yj is an interleaved j-th bit group, and π(j) is a permutation order for bit group-based interleaving (bit group-unit interleaving). The permutation order corresponds to the interleaving sequence of Equation 11 below:
interleaving sequence={152 172 113 167 100 163 159 144 114 47 161 125 99 89 179 123 149 177 1 132 37 26 16 57 166 81 133 112 33 151 117 83 52 178 85 124 143 28 59 130 31 157 170 44 61 102 155 111 153 55 54 176 17 68 169 20 104 38 147 7 174 6 90 15 56 120 13 34 48 122 110 154 76 64 75 84 162 77 103 156 128 150 87 27 42 3 23 96 171 145 91 24 78 5 69 175 8 29 106 137 131 43 93 160 108 164 12 140 71 63 141 109 129 82 80 173 105 9 66 65 92 32 41 72 74 4 36 94 67 158 10 88 142 45 126 2 86 118 73 79 121 148 95 70 51 53 21 115 135 25 168 11 136 18 138 134 119 146 0 97 22 165 40 19 60 46 14 49 139 58 101 39 116 127 30 98 50 107 35 62} (11)
That is, when each of the codeword and the interleaved codeword includes 180 bit groups ranging from a 0th bit group to a 179th bit group, the interleaving sequence of Equation 11 means that the 152nd bit group of the codeword becomes the 0th bit group of the interleaved codeword, the 172nd bit group of the codeword becomes the 1st bit group of the interleaved codeword, the 113rd bit group of the codeword becomes the 2nd bit group of the interleaved codeword, the 167th bit group of the codeword becomes the 3rd bit group of the interleaved codeword, . . . , the 35th bit group of the codeword becomes the 178th bit group of the interleaved codeword, and the 62nd bit group of the codeword becomes the 179th bit group of the interleaved codeword.
In particular, the interleaving sequence of Equation 11 has been optimized for a case where QPSK modulation is employed and an LDPC coder having a length of 64800 and a code rate of 7/15 is used.
Referring to
The memory 710 stores an LDPC codeword having a length of 64800 and a code rate of 7/15.
The processor 720 generates an interleaved codeword by interleaving the LDPC codeword on a bit group basis corresponding to the parallel factor of the LDPC codeword.
In this case, the parallel factor may be 360. In this case, each of the bit groups may include 360 bits.
In this case, the LDPC codeword may be divided into 180 bit groups, as in Equation 9.
In this case, the interleaving may be performed using Equation 10 using permutation order.
In this case, the permutation order may correspond to the interleaving sequence represented by Equation 11.
The memory 730 provides the interleaved codeword to a modulator for QPSK modulation.
The memories 710 and 730 may correspond to various types of hardware for storing a set of bits, and may correspond to a data structure, such as an array, a list, a stack, a queue or the like.
In this case, the memories 710 and 730 may not be physically separate devices, but may correspond to different addresses of a physically single device. That is, the memories 710 and 730 are not physically distinguished from each other, but are merely logically distinguished from each other.
The error-correction coder 13 illustrated in
That is, the error-correction coder may include memories and a processor. In this case, the first memory is a memory that stores an LDPC codeword having a length of 64800 and a code rate of 7/15, and a second memory is a memory that is initialized to 0.
The memories may correspond to λi (i=0, 1, . . . , N−1) and Pj (j=0, 1, . . . , M1+M2−1), respectively.
The processor may generate an LDPC codeword corresponding to information bits by performing accumulation with respect to the memory using a sequence corresponding to a parity check matrix (PCM).
In this case, the accumulation may be performed at parity bit addresses that are updated using the sequence of the above Sequence Table.
In this case, the LDPC codeword may include a systematic part λ0, λ1, . . . , λK−1 corresponding to the information bits and having a length of 30240 (=K), a first parity part λK, λK+1, . . . , λK+M
In this case, the sequence may have a number of rows equal to the sum (30240/360+1080/360=87) of a value obtained by dividing the length of the systematic part, i.e., 30240, by a CPM size L corresponding to the PCM, i.e., 360, and a value obtained by dividing the length M1 of the first parity part, i.e., 1080, by 360.
As described above, the sequence may be represented by the above Sequence Table.
In this case, the second memory may have a size corresponding to the sum M1+M2 of the length M1 of the first parity part and the length M2 of the second parity part.
In this case, the parity bit addresses may be updated based on the results of comparing each x of the previous parity bit addresses, specified in respective rows of the sequence, with the length M1 of the first parity part.
That is, the parity bit addresses may be updated using Equation 5. In this case, x may be the previous parity bit addresses, m may be an information bit index that is an integer larger than 0 and smaller than L, L may be the CPM size of the PCM, Q1 may be M1/L, M1 may be the size of the first parity part, Q2 may be M2/L, and M2 may be the size of the second parity part.
In this case, it may be possible to perform the accumulation while repeatedly changing the rows of the sequence by the CPM size L (=360) of the PCM, as described above.
In this case, the first parity part λK, λK+1, . . . , λK+M
In this case, the second parity part λK+M
Referring to
In this case, the LDPC codeword may be represented by (u0, u1, . . . , uN
Furthermore, in the bit interleaving method according to the present embodiment, an interleaved codeword is generated by interleaving the LDPC codeword on a bit group basis at step S820.
In this case, the size of the bit group may correspond to the parallel factor of the LDPC codeword.
In this case, the interleaving may be performed using Equation 10 using permutation order.
In this case, the permutation order may correspond to the interleaving sequence represented by Equation 11.
In this case, the parallel factor may be 360, and each of the bit groups may include 360 bits.
In this case, the LDPC codeword may be divided into 180 bit groups, as in Equation 9.
Moreover, in the bit interleaving method according to the present embodiment, the interleaved codeword is output to a modulator for QPSK modulation at step 830.
In accordance with at least one embodiment of the present invention, there is provided an intra-BICM bit interleaver that can effectively distribute burst errors occurring in a broadcasting system channel.
In accordance with at least one embodiment of the present invention, there is provided a bit interleaver that is optimized for an LDPC coder having a length of 64800 and a code rate of 7/15 and a QPSK modulator performing QPSK modulation and, thus, can be applied to next-generation broadcasting systems, such as ATSC 3.0.
Although the specific embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2014-0011492 | Jan 2014 | KR | national |
10-2015-0002166 | Jan 2015 | KR | national |
This application is a continuation of U.S. patent application Ser. No. 16/542,035, filed Aug. 15, 2019, which is a continuation of U.S. patent application Ser. No. 15/402,107, filed Jan. 9, 2017, now U.S. Pat. No. 10,419,031, which is a continuation of U.S. patent application Ser. No. 14/606,949, filed Jan. 27, 2015, now U.S. Pat. No. 9,577,678, which claims the benefit of Korean Patent Application Nos. 10-2014-0011492 and 10-2015-0002166, filed Jan. 29, 2014 and Jan. 7, 2015, respectively, which are hereby incorporated by reference herein in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
7535975 | ten Brink | May 2009 | B1 |
8948304 | Jeong et al. | Feb 2015 | B2 |
9276687 | Jeong | Mar 2016 | B1 |
20040086059 | Eroz et al. | May 2004 | A1 |
20050002472 | Lee | Jan 2005 | A1 |
20050008084 | Zhidkov | Jan 2005 | A1 |
20050257112 | Baliga | Nov 2005 | A1 |
20070011570 | Jeong | Jan 2007 | A1 |
20070165729 | Ha | Jul 2007 | A1 |
20090225894 | Yoshii | Sep 2009 | A1 |
20110075710 | Park et al. | Mar 2011 | A1 |
20110167317 | Kim et al. | Jul 2011 | A1 |
20130254617 | Shinohara et al. | Sep 2013 | A1 |
20130290816 | Shinohara et al. | Oct 2013 | A1 |
20130311850 | Shinohara | Nov 2013 | A1 |
20140068385 | Zhang | Mar 2014 | A1 |
20160065242 | Park | Mar 2016 | A1 |
Number | Date | Country |
---|---|---|
2525495 | Nov 2012 | EP |
10-2012-0025358 | Mar 2012 | KR |
Entry |
---|
“Digital Video Broadcasting (DVB): Next Generation broadcasting system to Handheld, physical layer specification (DVB-NGH)”, DVB document A160, Nov. 2012, pp. 1-295. |
Number | Date | Country | |
---|---|---|---|
20210273657 A1 | Sep 2021 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16542035 | Aug 2019 | US |
Child | 17323949 | US | |
Parent | 15402107 | Jan 2017 | US |
Child | 16542035 | US | |
Parent | 14606949 | Jan 2015 | US |
Child | 15402107 | US |