Claims
- 1. A high-speed serial bit stream interface that communicatively couples a line side media to a communication Application Specific Integrate Circuit (ASIC), the high-speed serial bit stream interface comprising:
a line side interface that communicatively couples to the line side media, that receives an RX signal therefrom, and that transmits a TX signal thereto; a board side interface that communicatively couples to the communication ASIC, that receives the TX signal therefrom, and that transmits the RX signal thereto; an RX signal conditioning circuit communicatively coupled between an RX portion of the line side interface and an RX portion of the board side interface; a TX signal conditioning circuit communicatively coupled between a TX portion of the line side interface and a TX portion of the board side interface; wherein the RX signal conditioning circuit and the TX signal conditioning circuit operate on the RX signal and the TX signal, respectively, and each comprise:
a limiting amplifier that receives the respective serviced signal and that controllably amplifies the respective serviced signal to produce the respective serviced signal in a desired output range; and a clock and data recovery circuit communicatively coupled to the output of the limiting amplifier, wherein the clock and data recover circuit receives, recovers, and reclocks the respective serviced signal; and wherein the limiting amplifier servicing the RX signal and the limiting amplifier servicing the TX signal are separately controlled to produce respective serviced signals in the desired output range.
- 2. The high-speed serial bit stream interface of claim 1, wherein the RX signal and the TX signal each comprise a single high-speed serial bit stream.
- 3. The high-speed serial bit stream interface of claim 1, wherein:
the limiting amplifier that services the TX signal uses a first gain setting that is based upon the dynamic range of the TX signal that is coupled by the board side interface; and the limiting amplifier that services the RX signal uses a second gain setting that is based upon the dynamic range of the RX signal that is coupled by the line side interface.
- 4. The high-speed serial bit stream interface of claim 3, wherein:
the first gain setting is based upon output characteristics of the communication ASIC; and the second gain setting is based upon the output characteristics of a communication device that produces the RX signal to the line side interface.
- 5. The high-speed serial bit stream interface of claim 4, wherein:
in a first configuration, the line side media is a copper media, and wherein the RX signal has a first dynamic range; and in a second configuration, the line side media is an optical media, and wherein the RX signal has a second dynamic range, wherein the second dynamic range is less than the first dynamic range.
- 6. The high-speed serial bit stream interface of claim 1, wherein the RX signal conditioning circuit and the TX signal conditioning circuit each further comprise:
an output pre-emphasis circuit communicatively coupled to the output of the clock and data recovery circuit that controllably modifies the spectrum of the respective serviced signal to pre-compensate for spectral characteristics of a signal path upon which the respective serviced signal will be output.
- 7. The high-speed serial bit stream interface of claim 1, wherein the RX signal conditioning circuit and the TX signal conditioning circuit each further comprise:
an equalizer communicatively coupled to the output of the limiting amplifier that controllably spectrally shapes the respective serviced signal to compensate for spectral characteristics of a signal path from which the respective serviced signal was received.
- 8. The high-speed serial bit stream interface of claim 1, further comprising a Printed Circuit Board upon which the line side interface, the board side interface, the RX signal conditioning circuit, and the TX signal conditioning circuit are mounted.
- 9. The high-speed serial bit stream interface of claim 8, wherein the line side interface comprises a copper media connector.
- 10. The high-speed serial bit stream interface of claim 8, wherein the line side interface comprises a fiber optic media connector.
- 11. A high-speed serial bit stream conditioning circuit comprising:
an equalizer that receives a high-speed serial bit stream and that spectrally shapes the high-speed serial bit stream to produce an equalized high-speed serial bit stream; a limiting amplifier operably coupled to the output of the equalizer that receives the equalized high-speed serial bit stream and that controllably amplifies the equalized high-speed serial bit stream to produce the equalized high-speed serial bit stream in a desired output range; and a clock and data recovery circuit operably coupled to the output of the limiting amplifier that recovers the equalized high-speed bit stream to produce an output high-speed serial bit stream.
- 12. The high-speed serial bit stream conditioning circuit of claim 11, wherein:
in a first configuration, the high-speed serial bit stream has a first dynamic range corresponding to a copper media, wherein the limiting amplifier applies a first gain to the high-speed serial bit stream; and in a second configuration, the high-speed serial bit stream has a second dynamic range corresponding to an optical media, wherein the limiting amplifier applies a second gain to the high-speed serial bit stream, wherein the second gain is greater than the first gain.
- 13. The high-speed serial bit stream conditioning circuit of claim 11, further comprising an output pre-emphasis circuit communicatively coupled to an output of the clock and data recovery circuit.
- 14. The high-speed serial bit stream conditioning circuit of claim 13, wherein:
the output high-speed serial bit stream is coupled to a copper media; and the output pre-emphasis circuit pre-compensates the output high-speed serial bit stream to address attenuation characteristics of the copper media.
- 15. The high-speed serial bit stream conditioning circuit of claim 13, wherein:
in a first configuration, the high-speed serial bit stream has a first dynamic range corresponding to a copper media, wherein the limiting amplifier applies a first gain to the high-speed serial bit stream; and in a second configuration, the high-speed serial bit stream has a second dynamic range corresponding to an optical media, wherein the limiting amplifier applies a second gain to the high-speed serial bit stream, wherein the second gain is greater than the first gain.
- 16. The high-speed serial bit stream conditioning circuit of claim 11, further comprising a Printed Circuit Board upon which the equalizer, the limiting amplifier, and the clock and data recovery circuit are mounted.
- 17. The high-speed serial bit stream conditioning circuit of claim 16, further comprising a copper media connector communicatively coupled to an output of the clock and data recovery circuit.
- 18. The high-speed serial bit stream conditioning circuit of claim 16, further comprising a fiber optic media connector operably coupled to an output of the clock and data recovery circuit.
- 19. A method for recovering a high-speed serial bit stream comprising:
receiving the high-speed serial bit stream; amplifying the high-speed serial bit stream using a gain setting corresponding to a dynamic range of the high-speed serial bit stream as received; and recovering the equalized high-speed bit stream to produce an output high-speed serial bit stream.
- 20. The method of claim 19, wherein:
the gain setting is dependent upon a type of media upon which the high-speed serial bit stream is received; in a first operation, the high-speed serial bit stream has a first dynamic range corresponding to a copper media, and wherein a first gain is applied to the high-speed serial bit stream; and in a second operation, the high-speed serial bit stream has a second dynamic range corresponding to an optical media, and wherein a second gain is applied to the high-speed serial bit stream, wherein the second gain is greater than the first gain.
- 21. The method of claim 19, further comprising:
spectrally shaping the high-speed serial bit stream based upon spectral shaping control settings to compensate for deficiencies in a spectrum of the high-speed serial bit stream as received.
- 22. The method of claim 19, further comprising:
modifying the spectrum of the output high-speed serial bit stream to pre-compensate for the spectral characteristics of a signal path upon which the output high-speed serial bit stream is coupled.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. Provisional Application Serial No. 60/397,599, filed Jul. 22, 2002, which is incorporated herein by reference in its entirety for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60397599 |
Jul 2002 |
US |