Claims
- 1. A high-speed serial bit stream conditioning circuit comprising:
an Automatic Gain Control (AGC) loop that includes a gain path having a gain path input and a gain path output and a feedback path having a feedback path input and a feedback path output, wherein the AGC loop receives a high-speed serial bit stream at the gain path input, gain adjusts the high-speed serial bit stream based upon the feedback path output, and produces a gain adjusted high-speed serial bit stream at the gain path output; an equalizer having an equalizer input operably coupled to the output of the gain path output of the AGC loop and an equalizer output, wherein the equalizer modifies the spectrum of the gain adjusted high-speed serial bit stream to produce an equalized high-speed serial bit stream at the equalizer output; and wherein the feedback path input of the feedback path of the AGC loop operably couples to the equalizer output of the equalizer.
- 2. The high-speed serial bit stream conditioning circuit of claim 1, wherein:
the equalizer automatically determines spectral shaping control settings; and the equalizer uses the spectral shaping control settings to modify the spectrum of the gain adjusted high-speed serial bit stream such that the spectral characteristics of the equalized high-speed serial bit stream substantially correspond to reference spectral characteristics.
- 3. The high-speed serial bit stream conditioning circuit of claim 2, wherein the spectral shaping control settings are based upon a comparison between the spectral characteristics of the equalized high-speed serial bit stream and reference spectral characteristics.
- 4. The high-speed serial bit stream conditioning circuit of claim 2, wherein the signal conditioning circuit determines the spectral shaping control settings based upon a ratio of a first spectral component of the high-speed serial bit stream to a second spectral component of the high-speed serial bit stream.
- 5. The high-speed serial bit stream conditioning circuit of claim 1, wherein the equalizer spectrally shapes the gain adjusted high-speed serial bit stream to remove deterministic jitter from the gain adjusted high-speed serial bit stream.
- 6. The high-speed serial bit stream conditioning circuit of claim 1, wherein the equalizer spectrally shapes the gain adjusted high-speed serial bit stream to remove inter symbol interference from the gain adjusted high-speed serial bit stream.
- 7. The high-speed serial bit stream conditioning circuit of claim 1, wherein the equalizer further comprises an equalizer feedback loop having:
an input operably coupled to the equalizer output; and an output that produces spectral shaping control settings that are used by the equalizer to modify the spectrum of the gain adjusted high-speed serial bit stream to produce the equalized high-speed serial bit stream.
- 8. The high-speed serial bit stream conditioning circuit of claim 1, wherein the equalizer comprises:
a constant gain low pass filter having an input operably coupled to the gain path output of the AGC loop and an output; a cascaded tuned amplifier having an input operably coupled to the gain path output of the AGC loop and an output; and a summing node having a first input operably coupled to the output of the constant gain low pass filter, a second input operably coupled to the output of the cascaded tuned amplifier, and that sums the first input and the second input based upon spectral shaping control settings to produce the equalized high-speed serial bit stream.
- 9. The high-speed serial bit stream conditioning circuit of claim 8, wherein:
the constant gain low pass filter has a substantially constant gain in a Nyquist band corresponding to the high-speed serial bit stream; and the cascaded tuned amplifier has substantially no gain in the Nyquist band corresponding to the high-speed serial bit stream.
- 10. The high-speed serial bit stream conditioning circuit of claim 8, wherein the equalizer further comprises an equalizer feedback loop having:
an input operably coupled to the equalizer output; and an output that produces the spectral shaping control settings.
- 11. The high-speed serial bit stream conditioning circuit of claim 10, wherein the equalizer feedback loop comprises:
a first feedback path that determines a first spectral component of the equalized high-speed serial bit stream; a second feedback path that determines a second spectral component of the equalized high-speed serial bit stream; and an integrator operably coupled to receive and compare the first spectral component of the equalized high-speed serial bit stream with the second spectral component of the equalized high-speed serial bit stream to produce the spectral shaping control settings.
- 12. The high-speed serial bit stream conditioning circuit of claim 11, wherein:
the first feedback path comprises a first tuned amplifier, a first gain stage, and a first rectifier; the second feedback path comprises a second tuned amplifier, a second gain stage, and a second rectifier; wherein the first feedback path passes the first spectral component of the equalized high-speed serial bit stream; and wherein the second feedback path passes the second spectral component of the equalized high-speed serial bit stream.
- 13. A high-speed serial bit stream conditioning circuit comprising:
an Automatic Gain Control (AGC) loop that includes a gain path having a gain path input and a gain path output and a feedback path having a feedback path input and a feedback path output, wherein the AGC loop receives a high-speed serial bit stream at the gain path input, gain adjusts the high-speed serial bit stream based upon the feedback path output, and produces a gain adjusted high-speed serial bit stream at the gain path output; and an equalizer comprising:
a constant gain low pass filter having an input operably coupled to the gain path output of the AGC loop and an output; a cascaded tuned amplifier having an input operably coupled to the gain path output of the AGC loop and an output; and a summing node having a first input operably coupled to the output of the constant gain low pass filter, a second input operably coupled to the output of the cascaded tuned amplifier, and that sums the first input and the second input based upon spectral shaping control settings to produce an equalized high-speed serial bit stream at an equalizer output.
- 14. The high-speed serial bit stream conditioning circuit of claim 13, further comprising an equalizer feedback loop having an input operably coupled to the equalizer output and an output that produces spectral shaping control settings that are used by the equalizer to modify the spectrum of the gain adjusted high-speed serial bit stream to produce the equalized high-speed serial bit stream.
- 15. The high-speed serial bit stream conditioning circuit of claim 14, wherein:
the equalizer feedback loop automatically determines the spectral shaping control settings; and the equalizer uses the spectral shaping control settings to modify the spectrum of the gain adjusted high-speed serial bit stream such that the spectral characteristics of the equalized high-speed serial bit stream substantially correspond to reference spectral characteristics.
- 16. The high-speed serial bit stream conditioning circuit of claim 14, wherein the spectral shaping control settings are based upon a comparison between the spectral characteristics of the equalized high-speed serial bit stream and reference spectral characteristics.
- 17. The high-speed serial bit stream conditioning circuit of claim 14, wherein the equalizer feedback loop determines the spectral shaping control settings based upon a ratio of a first spectral component of the high-speed serial bit stream to a second spectral component of the high-speed serial bit stream.
- 18. The high-speed serial bit stream conditioning circuit of claim 13, wherein the equalizer spectrally shapes the gain adjusted high-speed serial bit stream to remove deterministic jitter from the gain adjusted high-speed serial bit stream.
- 19. The high-speed serial bit stream conditioning circuit of claim 13, wherein the equalizer spectrally shapes the gain adjusted high-speed serial bit stream to remove inter symbol interference from the gain adjusted high-speed serial bit stream.
- 20. The high-speed serial bit stream conditioning circuit of claim 13, wherein the equalizer comprises:
a constant gain low pass filter having an input operably coupled to the gain path output of the AGC loop and an output; a cascaded tuned amplifier having an input operably coupled to the gain path output of the AGC loop and an output; and a summing node having a first input operably coupled to the output of the constant gain low pass filter, a second input operably coupled to the output of the cascaded tuned amplifier, and that sums the first input and the second input based upon spectral shaping control settings to produce the equalized high-speed serial bit stream.
- 21. The high-speed serial bit stream conditioning circuit of claim 20, wherein:
the constant gain low pass filter has a substantially constant gain in a Nyquist band corresponding to the high-speed serial bit stream; and the cascaded tuned amplifier has substantially no gain in the Nyquist band corresponding to the high-speed serial bit stream.
- 22. The high-speed serial bit stream conditioning circuit of claim 20, wherein the equalizer further comprises an equalizer feedback loop having:
an input operably coupled to the equalizer output; and an output that produces the spectral shaping control settings.
- 23. A method for equalizing a high-speed serial bit stream comprising:
receiving the high-speed serial bit stream; gain adjusting the high-speed serial bit stream to produce a gain adjusted high-speed serial bit stream; spectrally shaping the gain adjusted high-speed serial bit stream based upon spectral shaping control settings to produce an equalized high-speed serial bit stream such that the spectral characteristics of the equalized high-speed serial bit stream substantially correspond to reference spectral characteristics; and wherein gain adjusting the high-speed serial bit stream is based upon the equalized high-speed serial bit stream.
- 24. The method of claim 23, further comprising:
determining the spectral shaping control settings based upon a comparison between the spectral characteristics of the equalized high-speed serial bit stream and reference spectral characteristics.
- 25. The method of claim 23, wherein the spectral shaping control settings are determined by:
determining a first spectral component of the equalized high-speed serial bit stream; determining a second spectral component of the equalized high-speed serial bit stream; and determining the spectral shaping control settings based upon a ratio of the first spectral component of the equalized high-speed serial bit stream and the second spectral component of the equalized high-speed serial bit stream.
- 26. The method of claim 23, wherein the spectrally shaping the high-speed serial bit stream removes deterministic jitter from the high-speed serial bit stream.
- 27. The method of claim 23, wherein the spectrally shaping the high-speed serial bit stream removes inter symbol interference from the high-speed serial bit stream.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. Provisional Application Serial No. 60/397,599, filed Jul. 22, 2002, which is incorporated herein by reference in its entirety for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60397599 |
Jul 2002 |
US |