Claims
- 1. An integrated circuit assembly, comprising:
- a chip carrier;
- a gallium arsenide integrated circuit chip having a frontside surface with a microelectronic device fabricated thereon, a backside surface, and a via hole formed therethrough between the frontside and backside surfaces thereof;
- a bonding layer of an eutectic alloy material including tin which is fused between and bonds the backside surface of the chip to the carrier; and
- a barrier layer including a refractory metal nitride material formed between the backside surface of the chip and the bonding layer and inside the via hole of the chip such that the via hole is blocked by the barrier layer, said nitride material of the barrier layer blocking a migration of tin from said alloy material of the bonding layer through the via hole to the frontside surface of the chip that would otherwise occur in the absence of said barrier layer during heating of said assembly for eutectic bonding of said chip to said carrier by said bonding layer, said barrier layer providing an electrically and thermally conductive path through said via hole between said chip and said chip carrier.
- 2. An assembly as in claim 1, in which the nitride material in the barrier layer has a thickness of approximately 500-1500 angstroms.
- 3. An assembly as in claim 1, in which the barrier layer is less than approximately one micrometer thick.
- 4. An assembly as in claim 1, in which said nitride material is selected from the group consisting of titanium nitride, tantalum nitride and titanium tungsten nitride.
- 5. An assembly as in claim 1, in which:
- said alloy material comprises gold; and
- the barrier layer comprises:
- a nitride sublayer of said nitride material formed on the backside surface of the chip; and
- a gold sublayer formed on the nitride sublayer.
- 6. An assembly as in claim 5, in which said nitride material is selected from the group consisting of titanium nitride, tantalum nitride and titanium tungsten nitride.
- 7. An assembly as in claim 5, in which:
- the nitride sublayer has a thickness of approximately 500-1,500 angstroms; and
- the gold sublayer has a thickness of approximately 5,000-10,000 angstroms.
- 8. An assembly as in claim 1, in which the barrier layer comprises:
- a titanium sublayer formed on the backside surface of the chip; and
- a nitride sublayer of said nitride material formed on the titanium sublayer.
- 9. An assembly as in claim 8, in which:
- the titanium sublayer has a thickness of approximately 200-1,000 angstroms; and
- the nitride sublayer has a thickness of approximately 500-1,500 angstroms.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 07/889,023 filed o May 26, 1992, now abandoned, which is a division of U.S. patent application Ser. No. 07/767,969, filed Sep. 30, 1991, now U.S. Pat. No. 5,156,998.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3877063 |
Abraham et al. |
Apr 1975 |
|
4772935 |
Lawler et al. |
Sep 1988 |
|
4935805 |
Calviello et al. |
Jun 1990 |
|
Foreign Referenced Citations (9)
Number |
Date |
Country |
0269095 |
Nov 1987 |
DKX |
0186585 |
Jul 1986 |
EPX |
213165 |
Dec 1984 |
JPX |
5560 |
Jan 1985 |
JPX |
71667 |
Apr 1986 |
JPX |
102071 |
May 1986 |
JPX |
128179 |
Jun 1987 |
JPX |
132359 |
Jun 1987 |
JPX |
14526 |
Jan 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Nestork, "Wafer Power Distribution Using Backside Conductive Plane", IBM Technical Disclosure Bulletin, vol. 16, No. 3, Aug. 1973, p. 1009. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
767969 |
Sep 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
889023 |
May 1992 |
|