Chan et al, "A 100 ns 5V only 64K.times.1 MOS Dynamic RAM", IEEE Journal on Solid State Circuits, vol. Sc-15, No. 5, Oct. 1980, pp. 839-846. |
Chappell et al, "Decoder Circuit", IBM Technical Disclosure Bulletin, vol. 24, No. 5, Oct. 1981, pp. 2490-2491. |
Taniguchi et al, "Fully Boosted 64K Dynamic RAM with Automatic and Self-Refresh", IEEE Journal on Solid State Circuits, vol. SC-16, No. 50, Oct. 1981, pp. 492-498. |
Arzubi et al, "High Performance, Low Power Voltage Doubler", IBM Technical Disclosure Bulletin, vol. 23, No. 10, Mar. 1981, pp. 4522-4524. |