Claims
- 1. A semiconductor device comprising:a booster circuit having an input terminal, an output terminal, an n-number of transistors composed of a first, a second, . . . , an n-th (where n is a positive integer) transistors diode-connected, and an n-number of capacitors composed of a first, a second, . . . , a n-th capacitors, said n-number of transistors being serially connected between said input terminal and said output terminal, said first transistor being connected to said input terminal and said n-th transistor being connected to said output terminal, each of said n-number of capacitors having a first and a second electrodes, said first electrodes of said n-number of capacitors being respectively connected to gate electrodes of said n-number of transistors, the second electrodes of odd-numbered capacitors among said n-number of capacitors being supplied with a control signal, the second electrodes of even-numbered capacitors among said n-number of capacitors being supplied with a complementary signal of said control signal; a terminal to which a power supply voltage is supplied; a charge transfer transistor having a current path and a gate terminal, an end of said current path being connected to said input terminal of said booster circuit, another end of said current path being connected to said terminal, said gate terminal being supplied with said complementary signal of said control signal; a differential amplifier circuit having a first and a second input terminals and an output terminal, said first input terminal being supplied with a voltage according to a potential of said output terminal of said booster circuit, said second input terminal being supplied with a reference voltage, said output terminal of said differential amplifier circuit outputting an output signal; and a circuit which is connected to said output terminal of said differential amplifier circuit and produces the control signal and the complimentary signal thereof to be supplied to said booster circuit and said charge transfer transistor.
- 2. The semiconductor device according to claim 1, wherein said charge transfer transistor is turned off when said first transistor of said first booster circuit operates.
- 3. The semiconductor device according to claim 1, wherein each of said n-number of transistors is a MOS transistor.
- 4. The semiconductor device according to claim 1, wherein each of said n-number of transistors is an n-type MOS transistor.
- 5. The semiconductor device according to claim 1, wherein each of said n-number of transistors is an intrinsic type MOS transistor.
- 6. The semiconductor device according to claim 1, wherein said charge transfer transistor is a MOS transistor.
- 7. The semiconductor device according to claim 1, wherein said charge transfer transistor is an n-type MOS transistor.
- 8. The semiconductor device according to claim 1, wherein said charge transfer transistor is an intrinsic type MOS transistor.
- 9. A semiconductor device comprising:a booster circuit having an input terminal, an output terminal, an n-number of transistors composed of a first, a second, . . . , a n-th (where n is a positive integer) transistors diode-connected, and an n-number of capacitors composed of a first, a second, . . . , an n-th capacitors, said n-number of transistors being serially connected between said input terminal and said output terminal, said first transistor being connected to said input terminal and said n-th transistor being connected to said output terminal, each of said n-number of capacitors having a first and a second electrodes, said first electrodes of said n-number of capacitors being respectively connected to gate electrodes of said n-number of transistors, the second electrodes of odd-numbered capacitors among said n-number of capacitors being supplied with a control signal, the second electrodes of even-numbered capacitors among said n-number of capacitors being supplied with a complementary signal of said control signal; a terminal to which a power supply voltage is supplied; a charge transfer transistor having a current path and a gate terminal, an end of said current path being connected to said input terminal of said booster circuit, another end of said current path being connected to said terminal, said gate terminal being supplied with a signal based on said complementary signal of said control signal; a differential amplifier circuit having a first and a second input terminals and an output terminal, said first input terminal being supplied with a voltage according to a potential of said output terminal of said booster circuit, said second input terminal being supplied with a reference voltage, said output terminal of said differential amplifier circuit outputting an output signal; and a circuit which is connected to said output terminal of said differential amplifier circuit and produces the control signal and the complimentary signal thereof to be supplied to said booster circuit and said charge transfer transistor.
- 10. The semiconductor device according to claim 9, wherein said signal based on said complementary signal of said control signal is an AND signal of a booster circuit activation signal and said complementary signal.
- 11. The semiconductor device according to claim 9, wherein said charge transfer transistor is turned off when said first transistor of said first booster circuit operates.
- 12. The semiconductor device according to claim 9, wherein each of said n-number of transistors is a MOS transistor.
- 13. The semiconductor device according to claim 9, wherein each of said n-number of transistors is an n-type MOS transistor.
- 14. The semiconductor device according to claim 9, wherein each of said n-number of transistors is an intrinsic type MOS transistor.
- 15. The semiconductor device according to claim 9, wherein said charge transfer transistor is a MOS transistor.
- 16. The semiconductor device according to claim 9, wherein said charge transfer transistor is an n-type MOS transistor.
- 17. The semiconductor device according to claim 9, wherein said charge transfer transistor is an intrinsic type MOS transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-042244 |
Feb 1997 |
JP |
|
Parent Case Info
This application is a Divisional of U.S. application Ser. No. 09/028,221 filed on Feb. 23, 1998 now U.S. Pat. No. 6,041,011.
US Referenced Citations (9)