Claims
- 1. In combination:
- a static RAM;
- a bootstrap driver circuit in said RAM for receiving a digital input signal and providing a digital output signal; and
- a charge pump coupled to said bootstrap driver circuit for compensating for voltage decay therein;
- said bootstrap driver circuit comprising:
- first and second field effect transistors each having a gate connected for receiving a signal which varies between high and low levels;
- a high impedance field effect transistor having its gate coupled to its source and its source coupled to the drain of said first transistor to define a first node thereat;
- a low impedance field effect transistor having its drain coupled to a source of operating voltage and its source coupled to the drain of said high impedance transistor to define a second node thereat, said low impedance transistor being gated for coupling a high level voltage to said second node;
- a third field effect transistor having its drain coupled to a source of operating voltage, its source coupled to the drain of said second field effect transistor to define a third note thereat, and having its gate coupled to said first node;
- a capacitor coupled between said second and third nodes;
- a grounded source field effect transistor having a gate coupled to receive said input signal and having a drain coupled to a common node, said common node being coupled to the source of said first field effect transistor; and
- transistor means coupled to said common node for inverting the signal thereat and for coupling the inverted signal as a delayed input signal to the gates of said first and second field effect transistors such that said second transistor remains momentarily conductive to provide a discharge path for said third node in response to a low level input signal applied to said grounded source field effect transistor thereby to maintain a differential voltage across said capacitor;
- said charge pump being coupled to said second node.
- 2. The combination according to claim 1 further including an additional field effect transistor having its gate coupled to said first node, its drain coupled to a source of operating voltage, and its source coupled to said common node such that when a low level input signal is applied to said grounded source field effect transistor, said grounded source transistor turns off for holding said common node at a high voltage level and for maintaining said first field effect transistor in an off condition to isolate said common node from said first node.
- 3. In a static RAM having means responsive to an enable signal for controlling the RAM to be either in an active mode or a standby mode, the combination comprising:
- a driver circuit for receiving a digital input signal and providing a digital output signal and having a capacitor in a regenerative feedback loop for bootstrapping the output signal to a desired level; and
- a charge pump coupled to said capacitor for maintaining a voltage differential across said capacitor and having means responsive to said enable signal for turning on said charge pump during the RAM's active mode and for turning off the charge pump during the RAM's standby mode.
- 4. The combination of claim 3 wherein said driver circuit includes:
- first and second field effect transistors each having a gate connected for receiving a digital input signal which varies between high and low levels, said transistors being connected to turn on and off in response to high and low levels, respectively, of the input signal;
- a high impedance field effect transistor having both its source and its gate coupled to the drain of said first transistor so as to define a first node thereat;
- a low impedance field effect transistor having its drain coupled to a source of operating voltage and its source coupled to the drain of said high impedance transistor to define a second node between said high impedance transistor and said low impedance transistor, the latter transistor receiving a voltage at its gate for coupling a high level voltage to said second node;
- a third field effect transistor having its drain coupled to a source of operating voltage, having its source coupled to the drain of said second transistor to define a third node thereat, and having its gate coupled to said first node;
- a capacitor connected between said second and third nodes such that, when the input signal goes low, said first and second transistors turn off, said first node is pulled high, said third transistor is turned on, said third node is pulled high, the voltage transition at said third node is capacitively coupled to said second node and via said high impedance transistor back to the gate of said third transistor so as to increase the conduction of said third transistor and pull said first and third nodes to a high level for use as one or more inverted output signals; and
- wherein said charge pump is coupled to said second node for pumping current thereto to compensate for a voltage decay at said second node.
- 5. The combination of claim 4 wherein said high impedance transistor is a depletion mode transistor.
Parent Case Info
This is a division of application Ser. No. 172,766, filed July 28, 1980, now U.S. Pat. No. 4,500,799.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2853204 |
Jun 1979 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
172766 |
Jul 1980 |
|