The technology relates to high-speed, efficient, high-power amplifiers which can be constructed from multiple transistors operating in parallel circuit paths and formed from semiconductor materials such as, but not limited to, gallium nitride.
High-speed power amplifiers formed from semiconductor materials have a variety of useful applications, such as radio-frequency (RF) communications, radar, RF energy, power conversion, and microwave applications. Gallium nitride semiconductor material has received appreciable attention in recent years because of its desirable electronic and electro-optical properties. Because of its wide bandgap, GaN is more resistant to avalanche breakdown and can maintain electrical performance at higher temperatures than other semiconductors, such as silicon. GaN also has a higher carrier saturation velocity and can sustain higher power densities compared to silicon. Additionally, GaN has a Wurtzite crystal structure, is a very stable and hard material, has a high thermal conductivity, and has a much higher melting point than other conventional semiconductors such as silicon, germanium, and gallium arsenide. Accordingly, GaN is useful for high-speed, high-voltage, and high-power applications.
Applications supporting mobile communications and wireless internet access under current and proposed communication standards, such as WiMax, 4G, and 5G, can place austere performance demands on high-speed amplifiers constructed from semiconductor transistors. The amplifiers may need to meet performance specifications related to output power, signal linearity, signal gain, bandwidth, and efficiency.
Apparatus and methods for amplifying radio-frequency signals are described. A multiclass power amplifier can include a plurality of amplifiers operating in parallel in different amplification classes and providing amplified signals to a common output. A main amplifier can amplify signals at low signal levels and high signal levels. Secondary amplifiers can be idle (non-amplifying) at low signal levels and become active (amplifying) as signal levels increase. The main amplifier can see a same impedance at its output regardless of whether the secondary amplifiers are idle or active, thereby avoiding load modulation of the main amplifier that is typical with conventional Doherty amplifiers.
Some embodiments relate to a power amplifier comprising a first circuit branch containing a first amplifier and a second amplifier connected in parallel, wherein the first amplifier is configured to operate in class AB and the second amplifier is configured to operate in a different class, and a second circuit branch connected in parallel with the first circuit branch, the second circuit branch containing a third amplifier configured to operate in the different class. The power amplifier can further include a first node arranged to receive output signals from the first amplifier and the second amplifier, a second node arranged to receive an output signal from the third amplifier, a first impedance inverter connected between the first node and a combining node, a second impedance inverter connected between the second node and the combining node, and an output port connected to the combining node and configured to connect to a load having an impedance value R.
Some embodiments relate to a method for amplifying a signal. The method can comprise acts of receiving a first signal at a first amplifier that operates in class AB; receiving a first replica of the first signal at a second amplifier connected in parallel with the first amplifier, wherein the second amplifier operates in a different class; receiving a second replica of the first signal at a third amplifier that operates in the different class; combining an output from the first amplifier with an output from the second amplifier to produce a first output; providing the first output to a first impedance inverter; providing a second output from the third amplifier to a second impedance inverter; and combining an output from the first impedance inverter and the second impedance inverter to produce a combined output.
Some embodiments relate to a power amplifier comprising a main amplifier connected in parallel with a first peaking amplifier in a first circuit branch, and a second peaking amplifier connected in parallel with a third peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the peaking amplifiers are configured to operate in an amplifier class that is different from the first amplifier class, wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
Some embodiments relate to a method of operating a power amplifier comprising acts of at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier that is connected in parallel with a first peaking amplifier that is not amplifying; and at a second time: amplifying a first portion of a second received signal with the main amplifier; amplifying a second portion of the second received signal with the first peaking amplifier in a fully-on state; amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state; and amplifying a forth portion of the second received signal with a third peaking amplifier in a fully-on state that is connected in parallel with the second peaking amplifier in a second circuit branch of the power amplifier, wherein a load impedance seen by the main amplifier at the first time is approximately a same value to a load impedance seen by the main amplifier at the second time.
Some embodiments relate to a power amplifier comprising a main amplifier connected in parallel with a first peaking amplifier in a first circuit branch; and a second peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the first and second peaking amplifiers are configured to operate in an amplifier class that is different from the first amplifier class, wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
Some embodiments relate to a method of operating a power amplifier comprising acts of at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier that is connected in parallel with a first peaking amplifier that is not amplifying; and at a second time: amplifying a first portion of a second received signal with the main amplifier; amplifying a second portion of the second received signal with the first peaking amplifier in a fully-on state; and amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state that is connected in parallel with the first circuit branch of the power amplifier, wherein a load impedance seen by the main amplifier at the first time is approximately a same value to a load impedance seen by the main amplifier at the second time.
Some embodiments relate to a power amplifier comprising: a main amplifier connected in a first circuit branch; a first peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the first peaking amplifier is configured to operate in an amplifier class that is different from the first amplifier class; and a hybrid coupler arranged to combine a first signal from the first circuit branch with a second signal from the second circuit branch.
Some embodiments relate to a method of operating a power amplifier comprising acts of at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier; and at a second time: amplifying a first portion of a second received signal with the main amplifier; amplifying a second portion of the second received signal with a first peaking amplifier in a fully-on state in a second circuit branch of the power amplifier that is in parallel to the first circuit branch; and combining a signal from the first circuit branch with a signal from the second circuit branch with a hybrid coupler.
The foregoing apparatus and method embodiments may be implemented with any suitable combination of aspects, features, and acts described above or in further detail below. These and other aspects, embodiments, and features of the present teachings can be more fully understood from the following description in conjunction with the accompanying drawings.
The skilled artisan will understand that the figures, described herein, are for illustration purposes only. It is to be understood that in some instances various aspects of the embodiments may be shown exaggerated or enlarged to facilitate an understanding of the embodiments. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the teachings. In the drawings, like reference characters generally refer to like features, functionally similar and/or structurally similar elements throughout the various figures. Where the drawings relate to microfabricated circuits, only one device and/or circuit may be shown to simplify the drawings. In practice, a large number of devices or circuits may be fabricated in parallel across a large area of a substrate or entire substrate. Additionally, a depicted device or circuit may be integrated within a larger circuit.
When referring to the drawings in the following detailed description, spatial references “top,” “bottom,” “upper,” “lower,” “vertical,” “horizontal,” and the like may be used. Such references are used for teaching purposes, and are not intended as absolute references for embodied devices. An embodied device can be oriented spatially in any suitable manner that may be different from the orientations shown in the drawings. The drawings are not intended to limit the scope of the present teachings in any way.
Features and advantages of the illustrated embodiments will become more apparent from the detailed description set forth below when taken in conjunction with the drawings.
One approach to amplifying signals to high power levels for communications is to use a Doherty amplifier, which is depicted schematically in
A Doherty amplifier 100 may comprise a main power amplifier 132 and a peaking power amplifier 138 that operate in parallel on a signal divided into parallel circuit branches. The peaking amplifier 138 is typically idle (not amplifying) at low signal levels, and turns on when the main amplifier 132 begins to saturate. Outputs from the two amplifiers are subsequently combined into a single RF output.
In further detail, a 90-degree power coupler 110 divides a received RF signal into two outputs that connect to the main amplifier 132 and the peaking amplifier 138. The power coupler 110 also delays (by approximately 90 degrees) the phase of the signal provided to the peaking amplifier with respect to the phase of the signal provided to the main amplifier. Impedance-matching components 122, 124 may be placed before the main amplifier 132 and peaking amplifier 138. These impedance-matching components can transform impedance so as to match the input impedances of the two amplifiers 132, 138 to the impedances of the transmission lines connected to the amplifier inputs or to output impedances from the 90-degree coupler 110. Such impedance matching can reduce undesirable effects of signal reflections from the amplifiers.
Additional impedance-matching components 142, 144 may be located at the outputs of the main amplifier 132 and peaking amplifier 138 to match impedances between the output of the main amplifier 132 to the input of an impedance inverter 150 (which may be 50 ohms by design) and between the output of the peaking amplifier 138 and an impedance at the combining node 155 (which may also be 50 ohms). The impedance inverter 150 rotates the phase of the signal received from the main amplifier 132 by approximately 90 degrees, so that the signals from the main amplifier and peaking amplifier will be essentially in phase at the combining node 155. An output impedance-matching element 160 may be used between the combining node 155 and the Doherty amplifier's RF output to match the output impedance of the Doherty amplifier 100 to an impedance of a load (not shown).
In a symmetric Doherty amplifier, the main amplifier 132 and peaking amplifier 138 may be closely similar or identical semiconductor devices. For example, they may be configured to handle a same amount of signal power and amplify a signal to a same power level when both amplifiers are fully on and amplifying at their upper limit. Because the input signal is split equally to the two amplifiers, the signals to the main amplifier 132 and peaking amplifier are typically attenuated by 3 dB at each output port of the coupler 110 compared to the input RF signal. Signal values expressed in “dB” refer to relative power levels.
Operational aspects of a Doherty amplifier are illustrated in further detail in
The phase delays described herein are delays for a carrier wave of a radio-frequency signal that is modulated to encode information onto the carrier wave. For example, a carrier wave may oscillate at a frequency having a value in a range between 0.7 gigahertz (GHz) and 7 GHz, depending on what communication protocol is being used (e.g., 2G, 3G, 4G, etc.). The main amplifier 132 and peaking amplifier 138 may be designed for a particular carrier frequency and communication protocol. As one non-limiting example, an amplifier configured to handle signals for 4G communications may be designed for a carrier frequency of 2.6 GHz according to one protocol, and the specified phase delays of amplifier components are relative to 2.6 GHz. As another non-limiting example, an amplifier configured to handle signals for 4G communications may be designed for a carrier frequency of 1.9 GHz according to another protocol, and the specified phase delays of amplifier components are relative to 1.9 GHz.
When both the main amplifier 132 and peaking amplifier 138 are active and driving a load of R/2 with approximately equal amounts of current I, as depicted in
The variation in impedance seen by the main amplifier 132 that depends on the state of the peaking amplifier 138 (which is determined by the input RF signal level) is referred to as “load modulation.” Load modulation necessarily adversely affects power-handling capability of the amplifier and the amplifier's RF fractional bandwidth. For example, mismatches in impedance cause power reflections, and such reflections to the main amplifier may constrain the safe operating limit of the main amplifier appreciably below a power level that it could otherwise handle if there were no power reflections. The amount of reflected power may further depend on frequency, and changes in reflected power with frequency can take an amplifier out of compliance with a specification more quickly (resulting in a narrower bandwidth) than if there were no reflected power.
Additional details of a Doherty amplifier's gain and efficiency dynamics are illustrated in
For a Doherty amplifier, the peaking amplifier 138 begins to amplify the input RF signal and contribute to the Doherty amplifier's output at the power compression point Pc. An example gain curve 230 for the peaking amplifier 138 is also depicted in
An efficiency curve 410 for a Doherty amplifier is illustrated in
In reality, the peak efficiency for a Doherty does not occur at 6 dB OBO, because of several effects present in conventional Doherty amplifiers. A first effect relates to isolation of the peaking amplifier 138 in power back-off. Although the peaking amplifier is modeled above as having infinite impedance (open circuit) in back-off, in practical applications the impedance is finite at 6 dB OBO. Further, the impedance inverter 150 and/or output matching elements 142, 144 can exhibit losses which may not be insignificant. Additionally, the main amplifier 132 and peaking amplifier 138 typically have non-ideal I-V curves and/or knee voltages. All these effects can cause the peak efficiency to occur at a value that is less than 6 dB OBO (e.g., about 5 dB OBO or less), which in turn causes the Doherty amplifier's efficiency to be reduced further than shown in
The inventors have recognized and appreciated that load modulation in a Doherty amplifier can adversely affect power handling and bandwidth capability of a Doherty amplifier. The inventors have also recognized and appreciated that conventional Doherty amplifiers exhibit a peak efficiency in a region between about 5 dB OBO and about 6 dB OBO. The inventors have further recognized and appreciated that currently-developed signal protocols can increase the peak-to-average power ratio (PAPR) in communication signals to 7 dB or more to handle large data rates with high spectral efficiency. As a result, to preserve amplifier linearity a Doherty amplifier may be operated in a corresponding region (7 dB OBO or more) for a large portion of its operating time, which is a region where the conventional Doherty amplifier's efficiency is reducing.
The inventors have conceived of a no-load-modulation, improved-efficiency, broadband, multiclass power amplifier that can exhibit a peak efficiency at back-off power margins of 6 dB or more. The main amplifier is essentially free of load modulation effects caused by transitions from “on” to “idle” states of the peaking amplifiers. An example of a no-load-modulation power amplifier 500 is depicted in
A no-load-modulation power amplifier 500 can comprise a plurality of amplifiers M, P1, P2, P3 operating on portions of a received signal, e.g., a received RF signal that is divided into parallel circuit branches. The received signal at an input port to the amplifier can be divided into the parallel circuit branches by signal dividing circuitry 510 and provided to the plurality of amplifiers M, P1, P2, P3. A first circuit branch can include a main amplifier M and a first peaking amplifier P1 connected in parallel. A second circuit branch can include a second peaking amplifier P2 and a third peaking amplifier P3 connected in parallel. Outputs from the amplifiers in the first and second circuit branches can be combined at a combining node 155 and subsequently provided to an output port or terminal 590 of the no-load-modulation power amplifier. The output port can be connected to a load (having an impedance value of R in the illustrated example).
The parallel circuit branches can include a first quarter-wave impedance inverter 522 and a second quarter-wave impedance inverter 524 connected as shown. The characteristic impedance of the first and second impedance inverters 522, 524 may be the same (R in the example implementation) or may be different in other embodiments. In some implementations, the characteristic impedance of the first and second impedance inverters 522, 524 are the same value R to within 5% (i.e., R±0.05R). In some cases, the characteristic impedance of the first and second impedance inverters 522, 524 are the same value R to within 20%. In embodiments, R can have a real value of impedance between 10 ohms and 100 ohms, and can be determined by an impedance of a load that the power amplifier is designed to drive.
A first amplifier M of the plurality of amplifiers can be configured to operate as a main amplifier in a first amplifying class. For example, the first amplifying class may be class A, class B, or class AB. The remaining amplifiers P1, P2, P3 (which may be referred to as peaking amplifiers) can be configured to operate as peaking amplifiers in a second class (e.g., class C). According to some embodiments, a first portion of the plurality of amplifiers M, P1 can operate on portions of the received signal to be amplified, wherein the portions of the received signal have a first phase. A second portion of the plurality of amplifiers P2, P3 can operate on portions of the received signal that have a second phase different from the first phase. The second phase can be delayed between 80° and 100° with respect to the first phase, in some embodiments. In some embodiments, the second phase may not be delayed with respect to the first phase, or may be delayed by an integer multiple of 360º. When there is a phase delay (other than an integer multiple of approximately 360°) between signals provided to the first portion of amplifiers M, P1 with respect to signals provided to the second portion of amplifiers P2, P3, then one or more compensating phase delays can be connected to outputs of at least some of the plurality of amplifiers so that signals combine at the combining node 155 in phase or approximately in phase.
A no-load-modulation power amplifier 500 can include signal dividing circuitry 510 that can comprise any suitable power splitters and/or couplers arranged in a network that divide the input signal into different signal paths. In some cases, the input signal can be divided into approximately equal power levels (a symmetric configuration) that are provided to the plurality of amplifiers. In other cases, the input signal can be divided into unequal power levels (an asymmetric configuration) that are provided to the plurality of amplifiers. In some implementations, the signal dividing circuitry 510 can include impedance-matching components that match input impedances of the plurality of amplifiers M, P1, P2, P3 to upstream components. To simplify the drawings, the signal dividing circuitry 510 may not be shown in alternative embodiments of a no-load-modulation power amplifier. In some cases, the signal dividing circuitry can introduce a phase difference between at least two of the signals that are output to the amplifiers. For example, the signal dividing circuitry can introduce a phase difference of approximately 90° between a signal provided to the main amplifier and at least one of the signals provided to a peaking amplifier. In some implementations, the phase difference introduced by the signal dividing circuitry can be between 80° and 100°.
In some embodiments, each of the amplifiers M, P1, P2, P3 can be embodied as an integrated circuit comprising one or more transistors. In some cases, the transistors may be formed from gallium-nitride material as field-effect transistors, bipolar transistors, or high-electron-mobility transistors (HEMTs), though other types of transistors may be used in some embodiments. For example, a main amplifier M can be microfabricated on a wafer that is cut to provide at least one die that includes an array of GaN HEMT devices. The die can be attached to a circuit board or a microwave monolithic integrated circuit (MMIC) that also includes the peaking amplifiers P1, P2, P3, the signal dividing circuitry 510, and the impedance inverters 522, 524, in some implementations. Each of the peaking amplifiers can be fabricated on a semiconductor wafer that is cut to form individual die. Additional circuit elements (e.g., impedance-matching components, phase delay elements, microstrip transmission lines, etc.) can be included on the circuit board or MMIC.
As used herein, the phrase “gallium-nitride material” refers to gallium nitride (GaN) and any of its alloys, such as aluminum gallium nitride (AlxGa(1-x)N), indium gallium nitride (InyGa(1-y)N), aluminum indium gallium nitride (AlxInyGa(1-x-y)N), gallium arsenide phosphoride nitride (GaAsxPy N(1-x-y)), aluminum indium gallium arsenide phosphoride nitride (AlxInyGa(1-x-y)AsaPb N(1-a-b)), amongst others. Typically, when present, arsenic and/or phosphorous are at low concentrations (i.e., less than 5 percent by weight). In certain preferred embodiments, the gallium-nitride material has a high concentration of gallium and includes little or no amounts of aluminum and/or indium. In high gallium concentration embodiments, the sum of (x+y) may be less than 0.4 in some implementations, less than 0.2 in some implementations, less than 0.1 in some implementations, or even less in other implementations. In some cases, it is preferable for at least one gallium-nitride material layer to have a composition of GaN (i.e., x=y=a=b=0). For example, an active layer in which a majority of current conduction occurs may have a composition of GaN. Gallium-nitride materials in a multi-layer stack may be doped n-type or p-type, or may be undoped. Suitable gallium-nitride materials are described in U.S. Pat. No. 6,649,287, which is incorporated herein by reference in its entirety.
Impedance values seen by the plurality of amplifiers M, P1, P2, P3 can be calculated for two cases of amplifier operation: (1) fully-on (depicted in
Under the conditions of the preceding paragraph, in the fully-on state of the no-load-modulation power amplifier 500, the load impedance seen by the main amplifier M is calculated to be R and is represented by right-angle arrows in the drawing. In this example, the peaking amplifiers P1, P2, P3 each see the same impedance at their respective outputs. This impedance having a real value R is the same value seen when the peaking amplifiers P1, P2, P3 are idle, which can be understood from the diagram of
Efficiency curves for embodiments of a no-load-modulation power amplifier 500 are illustrated in
The location of the peak back-off efficiency (Pbackoff) can depend in part upon the symmetry of the no-load-modulation power amplifier 500. A symmetric no-load-modulation power amplifier is one in which each of the amplifiers M, P1, P2, P3 have a same power-handling capability. An asymmetric no-load-modulation power amplifier is one in which two or more of the amplifiers M, P1, P2, P3 have different power-handling capabilities. For example and referring to
The efficiency behavior between fully-on and fully backed-off states can depend upon a turn-on configuration of the peaking amplifiers P1, P2, P3. If the peaking amplifiers are arranged to turn-on simultaneously in a same manner, then the efficiency behavior between fully-on and fully backed-off states can appear as shown by the lower black curve in
An asymmetric no-load-modulation power amplifier 500 can be characterized by a device ratio Rdev as follows:
Rdev=1:r1:r2:r3 (1)
where ri=Ipi/Im represent ratios of maximum currents Ipi (i=1, 2, 3) provided by the peaking amplifiers P1, P2, P3 to a maximum amount of current provided by the main amplifier M when the amplifiers are in a fully-on and fully-amplifying state. For an asymmetric no-load-modulation power amplifier 500, a constraint equation for the relative amounts of currents can be obtained by solving for the impedance seen by the main amplifier M in the power amplifier's 500 fully-on state. The impedance Zm seen by the main amplifier M, for a load impedance of R and impedance inverters having characteristic impedances R as illustrated in
This equation can be rewritten as follows.
Zm=βR (3)
To avoid or reduce load modulation, the value of β is made equal to, or approximately equal to, unity. In some cases, β can be made equal to a value between 0 and 2. For example, β can have a value other than 1 to improve performance of a power amplifier 500 by allowing some load modulation. For example, β may have a value in a range between 0.5 and 0.98 in some embodiments. Alternatively, β may have a value in a range between 1.02 and 1.5 in some embodiments. In some cases, β=1±0.2, meaning that β can be a value in a range between 0.8 and 1.2. In some cases, β=1±0.1. In some embodiments, β=1±0.05. In some cases, β=1±0.02. The symbol “±” is used herein to mean within a range of values bounded by the subsequent value.
It can also be shown that the relative location of the peak back-off efficiency (Pbackoff) to the maximum power output (Pmax), referred to as OBO, is given by the following equation for an asymmetric no-load-modulation power amplifier 500.
When β=1, the value of OBO is determined by the relative current values r1, r2, r3. For a symmetric no-load-modulation power amplifier 500, r1≈ r2≈ r3≈ 1 and the OBO is approximately −6 dB. The table below shows OBO values and impedances seen by the amplifiers M, P1, P2, P3 for other relative current values.
As may be appreciated, the relative current ratios r1, r2, r3 provide design flexibility for a no-load-modulation power amplifier. For an asymmetric implementation, one of the current ratios (e.g., r1) can be selected to primarily affect the power amplifiers OBO and the remaining current ratios can be selected to suppress or eliminate load modulation of the main amplifier M. In some cases, a maximum current delivered from one of the peaking amplifiers (e.g., the second peaking amplifier) can be between 1 and 3 times a maximum amount of current delivered from the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying. By selecting relative current ratios, a power amplifier can exhibit a peak in efficiency for an output power back-off (OBO) value that is between −6 dB and −10 dB. In some implementations, relative current ratios can be selected to provide a peak in efficiency for an output power back-off (OBO) value that is between −6.5 dB and −10 dB.
Other configurations of a no-load-modulation power amplifier are possible.
A no-load condition for the power amplifier 700 shown in
for which r1 is a ratio (r1=Ip1/Im) of the maximum amount of current delivered by the first peaking amplifier P1 to a maximum amount of current delivered by the main amplifier M when both amplifiers are fully amplifying and r2 is a ratio (r2=Ip2/Im) of the maximum amount of current delivered by the second peaking amplifier P2 to a maximum amount of current delivered by the main amplifier M when both amplifiers are fully amplifying. Selecting values of r1 and r2 such that β=1 results in no load modulation or essentially no load modulation of the main amplifier. In some cases for the embodiment depicted in
For asymmetric configurations of the no-load-modulation power amplifier 700 shown in
where r1 and r2 are the relative current ratios for the first and second peaking amplifiers, respectively, as described above. Setting Zp2=R gives the following expression for ∂.
The values of r1 and r2 can be selected by a designer to obtain a desired impedance Zp2 for the second peaking amplifier.
Referring again to Table 1 and
For the embodiment shown in
A hybrid coupler can offer a smaller size compared to a T junction, particularly at lower frequencies. A hybrid coupler can also provide better isolation of the peaking amplifiers from the main amplifier when they are in idle states. Better isolation can reduce signal loss and power loss at amplifier back-off. In some implementations, a hybrid coupler can suppress the amount of intermodulation products that would otherwise bypass a T-junction type combiner.
Simulations with hybrid couplers indicate improvements in RF fractional bandwidth at the carrier frequency by 25% or more depending upon the power amplifier design. Fractional bandwidth can be represented symbolically as Δω/ωo, and represents a bandwidth between the −20 dB return loss points for a device relative to the carrier frequency ωo applied to the device. Results from example simulations are shown in
Methods of operating a no-load-modulation power amplifier are also contemplated by the inventors. A method can comprise dividing a signal into a plurality of signals, and providing the divided signal portions to multiple amplifiers connected in parallel. One of the amplifiers can be operated as a main amplifier in a first amplifier class (e.g., class AB). The remaining amplifiers can be operated as peaking amplifiers in a second amplifier class (e.g., class C). Outputs from a first portion of the amplifiers can be combined and provided to a first impedance inverter, and outputs from a second portion of the amplifiers can be combined and provided to a second impedance inverter. Outputs from the impedance inverters can be combined and provided to an output port, which can be connected to a load having an impedance R. Characteristic impedances of the impedance inverters and relative current ratios of the peaking amplifiers can be determined as described above to provide a power amplifier in which the main amplifier sees little or no load modulation between the power amplifier's fully-on state and fully backed-off state. In some embodiments, the main amplifier sees less than 20% modulation of its load between the power amplifier's fully-on state and fully backed-off state. In some cases, the main amplifier sees less than 5% modulation of its load between the power amplifier's fully-on state and fully backed-off state.
Power amplifiers described herein can be embodied in various configurations. Example configurations include combinations of configurations (1) through (16) as described below.
(1) A power amplifier comprising: a main amplifier connected in parallel with a first peaking amplifier in a first circuit branch; and a second peaking amplifier connected in parallel with a third peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the peaking amplifiers are configured to operate in an amplifier class that is different from the first amplifier class, wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(2) The power amplifier of configuration (1), further comprising: a combining node at which the first circuit branch connects to the second circuit branch; an output port of the power amplifier connected to the combining node and configured to connect to a load having an impedance value R; a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; and a second impedance inverter in the second circuit branch having a characteristic impedance value of R±0.05R, wherein the power amplifier is adapted to drive the load having the impedance value R.
(3) The power amplifier of configuration (1) or (2), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(4) The power amplifier of any one of configurations (1) through (3), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
(5) The power amplifier of any one of configurations (1) through (4), further comprising a first impedance transformer connected between the first peaking amplifier and the first impedance inverter.
(6) The power amplifier of any one of configurations (1) through (5), wherein the combining node comprises an electrode of a capacitor.
(7) The power amplifier of any one of configurations (1) through (6), wherein the main amplifier, first peaking amplifier, second peaking amplifier, and third peaking amplifier are formed from gallium-nitride material.
(8) The power amplifier of any one of configurations (1) through (7), further comprising a plurality of bond wires connecting outputs from the main amplifier, first peaking amplifier, second peaking amplifier, and third peaking amplifier to a same electrode of a capacitor.
(9) The power amplifier of configuration (8), wherein a portion of the plurality of bond wires, drain-to-source capacitances of the main amplifier and first peaking amplifier, and the capacitor form an impedance inverter.
(10) The power amplifier of any one of configurations (1) through (9), assembled in a microwave monolithic integrated circuit or assembled on a circuit board.
(11) The power amplifier of any one of configurations (1) through (10), wherein the main amplifier, first peaking amplifier, second peaking amplifier, and third peaking amplifier each comprise at least one high electron-mobility transistor.
(12) The power amplifier of any one of configurations (1) through (11), wherein a maximum amount of output current from one of the peaking amplifiers differs by more than 20% from a maximum amount of current from the main amplifier.
(13) The power amplifier of any one of configurations (1) through (12), further comprising signal dividing circuitry that divides a received input signal into four output signals that are provided to the main amplifier and peaking amplifiers, wherein at least one of the four output signals provided to a peaking amplifier is delayed in phase by an amount between 80 degrees and 100 degrees with respect to a phase of an output signal provided to the main amplifier.
(14) The power amplifier of any one of configurations (1) through (13), wherein the power amplifier exhibits a peak in efficiency for an output power back-off value that is between −10 dB and −6.5 dB.
(15) The power amplifier of any one of configurations (1) through (14), wherein a maximum current delivered from the second peaking amplifier is between 1 and 3 times a maximum amount of current delivered from the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying.
(16) The power amplifier of any one of configurations (1) through (15), wherein current ratios r1, r2, and r3 for the peaking amplifiers satisfy the following relation
where r1 is a ratio of a maximum amount of current delivered by the first peaking amplifier to a maximum amount of current delivered by the main amplifier when main amplifier and first peaking amplifier are fully amplifying, r2 is a ratio of a maximum amount of current delivered by the second peaking amplifier to a maximum amount of current delivered by the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying, and r3 is a ratio of a maximum amount of current delivered by the third peaking amplifier to a maximum amount of current delivered by the main amplifier when the main amplifier and third peaking amplifier are fully amplifying.
Methods of operating power amplifiers of the foregoing configurations include different combinations of acts as described in methods (17) through (28) below.
(17) A method of operating a power amplifier comprising: at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier that is connected in parallel with a first peaking amplifier that is not amplifying; at a second time: amplifying a first portion of a second received signal with the main amplifier; amplifying a second portion of the second received signal with the first peaking amplifier in a fully-on state; amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state; and amplifying a forth portion of the second received signal with a third peaking amplifier in a fully-on state that is connected in parallel with the second peaking amplifier in a second circuit branch of the power amplifier, wherein a load impedance seen by the main amplifier at the first time is approximately a same value to a load impedance seen by the main amplifier at the second time.
(18) The method of (17), further comprising: providing signals from the main amplifier and the first peaking amplifier to a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; providing signals from the second peaking amplifier and the third peaking amplifier to a second impedance inverter in the second circuit branch having a characteristic impedance value of R±0.05R; combining signals from the first circuit branch and the second circuit branch at a combining node; and providing a combined signal from the combining node to an output port of the power amplifier that is configured to connect to a load having an impedance value R.
(19) The method of (17) or (18), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying at the second time and when the peaking amplifiers are not amplifying at the first time.
(20) The method of any one of (17) through (19), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
(21) The method of any one of (17) through (20), further comprising providing a signal output from the first peaking amplifier to a first impedance transformer connected between the first peaking amplifier and the first impedance inverter.
(22) The method of any one of (17) through (21), wherein the combining node comprises an electrode of a capacitor.
(23) The method of any one of (17) through (22), wherein the main amplifier, first peaking amplifier, second peaking amplifier, and third peaking amplifier are formed from gallium-nitride material.
(24) The method of any one of (17) through (23), wherein the main amplifier, first peaking amplifier, second peaking amplifier, and third peaking amplifier each comprise at least one high electron-mobility transistor.
(25) The method of any one of (17) through (24), wherein a maximum amount of output current from one of the peaking amplifiers differs by more than 20% from a maximum amount of current from the main amplifier.
(26) The method of any one of (17) through (25), further comprising:
(27) The method of any one of (17) through (26), wherein the power amplifier exhibits a peak in efficiency for an output power back-off value that is between −10 dB and −6.5 dB.
(28) The method of any one of (17) through (27), further comprising delivering a maximum current from the second peaking amplifier that is between 1 and 3 times a maximum amount of current delivered from the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying.
Further embodiments include configurations (29) through (44) below.
(29) A power amplifier comprising: a main amplifier connected in parallel with a first peaking amplifier in a first circuit branch; and a second peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the first and second peaking amplifiers are configured to operate in an amplifier class that is different from the first amplifier class, wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(30) The power amplifier of configuration (29), further comprising: a combining node at which the first circuit branch connects to the second circuit branch; an output port of the power amplifier connected to the combining node and configured to connect to a load having an impedance value R; a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; and a second impedance inverter in the second circuit branch having a characteristic impedance value of ∂R±0.05R, wherein the power amplifier is adapted to drive the load having the impedance value R and wherein ∂ is given by the following expression
where r1 is a ratio of maximum current delivered by the first peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying and r2 is a ratio of maximum current delivered by the second peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying.
(31) The power amplifier of configuration (29) or (30), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(32) The power amplifier of any one of configurations (29) through (31), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
(33) The power amplifier of any one of configurations (29) through (32), further comprising a first impedance transformer connected between the first peaking amplifier and the first impedance inverter.
(34) The power amplifier of any one of configurations (29) through (33), wherein the combining node comprises an electrode of a capacitor.
(35) The power amplifier of any one of configurations (29) through (34), wherein the main amplifier, first peaking amplifier, and second peaking amplifier are formed from gallium-nitride material.
(36) The power amplifier of any one of configurations (29) through (35), further comprising a plurality of bond wires connecting outputs from the main amplifier, first peaking amplifier, and second peaking amplifier to a same electrode of a capacitor.
(37) The power amplifier of configuration (36), wherein a portion of the plurality of bond wires, drain-to-source capacitances of the main amplifier and first peaking amplifier, and the capacitor form an impedance inverter.
(38) The power amplifier of any one of configurations (29) through (37), assembled in a microwave monolithic integrated circuit or assembled on a circuit board.
(39) The power amplifier of any one of configurations (29) through (38), wherein the main amplifier, first peaking amplifier, and second peaking amplifier each comprise at least one high electron-mobility transistor.
(40) The power amplifier of any one of configurations (29) through (39), wherein a maximum amount of output current from one of the peaking amplifiers differs by more than 20% from a maximum amount of current from the main amplifier.
(41) The power amplifier of any one of configurations (29) through (40), further comprising signal dividing circuitry that divides a received input signal into three output signals that are provided to the main amplifier and peaking amplifiers, wherein at least one of the three output signals provided to a peaking amplifier is delayed in phase by an amount between 80 degrees and 100 degrees with respect to a phase of an output signal provided to the main amplifier.
(42) The power amplifier of any one of configurations (29) through (41), wherein the power amplifier exhibits a peak in efficiency for an output power back-off value that is between −10 dB and −6.5 dB.
(43) The power amplifier of any one of configurations (29) through (42), wherein a maximum current delivered from the second peaking amplifier is between 1 and 3 times a maximum amount of current delivered from the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying.
(44) The power amplifier of any one of configurations (29) through (43), wherein current ratios r1 and r2 for the peaking amplifiers satisfy the following relation
where r1 is a ratio of a maximum amount of current delivered by the first peaking amplifier to a maximum amount of current delivered by the main amplifier when main amplifier and first peaking amplifier are fully amplifying and r2 is a ratio of a maximum amount of current delivered by the second peaking amplifier to a maximum amount of current delivered by the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying.
Methods of operating power amplifiers of configurations (29) through (44) include different combinations of acts as described in methods (45) through (56) below.
(45) A method of operating a power amplifier comprising: at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier that is connected in parallel with a first peaking amplifier that is not amplifying; at a second time: amplifying a first portion of a second received signal with the main amplifier; amplifying a second portion of the second received signal with the first peaking amplifier in a fully-on state; and amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state that is connected in parallel with the first circuit branch of the power amplifier, wherein a load impedance seen by the main amplifier at the first time is approximately a same value to a load impedance seen by the main amplifier at the second time.
(46) The method of (45), further comprising: providing signals from the main amplifier and the first peaking amplifier to a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; providing signals from the second peaking amplifier to a second impedance inverter having a characteristic impedance value of ∂R±0.05R, wherein ∂ is given by the following expression
where r1 is a ratio of maximum current delivered by the first peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying and r2 is a ratio of maximum current delivered by the second peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying; combining signals from the first circuit branch and the second impedance inverter at a combining node; and providing a combined signal from the combining node to an output port of the power amplifier that is configured to connect to a load having an impedance value R.
(47) The method of (45) or (46), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying at the second time and when the peaking amplifiers are not amplifying at the first time.
(48) The method of any one of (45) through (47), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
(49) The method of any one of (45) through (48), further comprising providing a signal output from the first peaking amplifier to a first impedance transformer connected between the first peaking amplifier and the first impedance inverter.
(50) The method of any one of (45) through (49), wherein the combining node comprises an electrode of a capacitor.
(51) The method of any one of (45) through (50), wherein the main amplifier, first peaking amplifier, and second peaking amplifier are formed from gallium-nitride material.
(52) The method of any one of (45) through (51), wherein the main amplifier, first peaking amplifier, and second peaking amplifier each comprise at least one high electron-mobility transistor.
(53) The method of any one of (45) through (52), wherein a maximum amount of output current from one of the peaking amplifiers differs by more than 20% from a maximum amount of current from the main amplifier.
(54) The method of any one of (45) through (53), further comprising: dividing the second received signal into three output signals that are provided to the main amplifier and peaking amplifiers; and delaying the phase of at least one of the three output signals provided to a peaking amplifier by an amount between 80 degrees and 100 degrees with respect to a phase of an output signal provided to the main amplifier.
(55) The method of any one of (45) through (54), wherein the power amplifier exhibits a peak in efficiency for an output power back-off value that is between −10 dB and −6.5 dB.
(56) The method of any one of (45) through (55), further comprising delivering a maximum current from the second peaking amplifier that is between 1 and 3 times a maximum amount of current delivered from the main amplifier when the main amplifier and the second peaking amplifier are fully amplifying.
Further embodiments of power amplifiers include configurations (57) through (67) described below.
(57) A power amplifier comprising: a main amplifier connected in a first circuit branch; a first peaking amplifier in a second circuit branch that is in parallel with the first circuit branch, wherein the main amplifier is configured to operate in a first amplifier class and the first peaking amplifier is configured to operate in an amplifier class that is different from the first amplifier class; and a hybrid coupler arranged to combine a first signal from the first circuit branch with a second signal from the second circuit branch.
(58) The power amplifier of configuration (57), wherein the hybrid coupler is a branch line coupler or a quadrature line coupler.
(59) The power amplifier of configuration (57), wherein the hybrid coupler is a Lange coupler.
(60) The power amplifier of any one of configurations (57) through (59), further comprising a second peaking amplifier connected in parallel with the main amplifier in the first circuit branch, wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(61) The power amplifier of any one of configurations (57) through (60), further comprising: an output port of the power amplifier connected to the hybrid coupler and configured to connect to a load having an impedance value R; a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; and a second impedance inverter in the second circuit branch having a characteristic impedance value of ∂R±0.05R, wherein the power amplifier is adapted to drive the load having the impedance value R and wherein ∂ is given by the following expression
where r1 is a ratio of maximum current delivered by the first peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying and r2 is a ratio of maximum current delivered by the second peaking amplifier when fully amplifying to a maximum current delivered by the main amplifier when fully amplifying.
(62) The power amplifier of any one of configurations (57) through (61), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(63) The power amplifier of any one of configurations (57) through (62), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
(64) The power amplifier of any one of configurations (57) through (59), further comprising: a second peaking amplifier connected in parallel with the main amplifier in the first circuit branch; and a third peaking amplifier connected in parallel with the first peaking amplifier in the second circuit branch wherein a load impedance seen by the main amplifier is approximately a same value when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(65) The power amplifier of configuration (64), further comprising: an output port of the power amplifier connected to the hybrid coupler and configured to connect to a load having an impedance value R; a first impedance inverter in the first circuit branch having a characteristic impedance value of R±0.05R; and a second impedance inverter in the second circuit branch having a characteristic impedance value of R±0.05R, wherein the power amplifier is adapted to drive the load having the impedance value R.
(66) The power amplifier of any one of configurations (57) through (59), (64), and (65), wherein a load impedance seen by the main amplifier is approximately R when the peaking amplifiers are fully amplifying received signals and when the peaking amplifiers are not amplifying received signals.
(67) The power amplifier of any one of configurations (57) through (59) and (64) through (66), wherein the value of R has a real impedance value between 10 ohms and 100 ohms.
Methods of operating power amplifiers of configurations (57) through (67) include methods (68) through (72) described below.
(68) A method of operating a power amplifier comprising: at a first time: in a first circuit branch of the power amplifier, amplifying a first portion of a first received signal with a main amplifier; at a second time: amplifying a first portion of a second received signal with the main amplifier; and amplifying a second portion of the second received signal with a first peaking amplifier in a fully-on state in a second circuit branch of the power amplifier that is in parallel to the first circuit branch; and combining a signal from the first circuit branch with a signal from the second circuit branch with a hybrid coupler.
(69) The method of (68), wherein the hybrid coupler is a branch line coupler or a quadrature line coupler.
(70) The method of (68), wherein the hybrid coupler is a Lange coupler.
(71) The method of any one of (68) through (70), further comprising at the second time, amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state that is connected in parallel with the main amplifier, wherein a load impedance seen by the main amplifier is approximately the same at the first time and the second time.
(72) The method of any one of (68) through (70), further comprising at the second time: amplifying a third portion of the second received signal with a second peaking amplifier in a fully-on state that is connected in parallel with the main amplifier; and amplifying a fourth portion of the second received signal with a third peaking amplifier in a fully-on state that is connected in parallel with the first peaking amplifier, wherein a load impedance seen by the main amplifier is approximately the same at the first time and the second time.
The terms “approximately” and “about” may be used to mean within +20% of a target value in some embodiments, within +10% of a target value in some embodiments, within +5% of a target value in some embodiments, and yet within +2% of a target value in some embodiments. The terms “approximately” and “about” may include the target value. The term “essentially” is used to mean within +3% of and including a target value.
The technology described herein may be embodied as a method, of which at least some acts have been described. The acts performed as part of the method may be ordered in any suitable way. Accordingly, embodiments may be constructed in which acts are performed in an order different than described, which may include performing some acts simultaneously, even though described as sequential acts in illustrative embodiments. Additionally, a method may include more acts than those described, in some embodiments, and fewer acts than those described in other embodiments.
Having thus described at least one illustrative embodiment of the invention, various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description is by way of example only and is not intended as limiting. The invention is limited only as defined in the following claims and the equivalents thereto.
This application is a Continuation of U.S. patent application Ser. No. 16/639,105, filed on Feb. 13, 2020, and titled “BROADBAND, HIGH-EFFICIENCY, NON-MODULATING POWER AMPLIFIER ARCHITECTURE,” which is a 35 U.S.C. § 371 National Stage Patent Application of Patent Cooperation Treaty Application number PCT/US2018/046754, filed on Aug. 14, 2018, and titled “BROADBAND, HIGH-EFFICIENCY, NON-MODULATING POWER AMPLIFIER ARCHITECTURE,” the entire contents of both of which applications are hereby incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4375054 | Pavio | Feb 1983 | A |
6085074 | Cygan | Jul 2000 | A |
6262629 | Stengel et al. | Jul 2001 | B1 |
6649287 | Weeks et al. | Nov 2003 | B2 |
6791417 | Pengelly et al. | Sep 2004 | B2 |
7078976 | Blednov | Jul 2006 | B2 |
7109790 | Kwon et al. | Sep 2006 | B2 |
7218175 | Kobayashi | May 2007 | B1 |
7414478 | Elmala et al. | Aug 2008 | B2 |
7541866 | Bowles et al. | Jun 2009 | B2 |
7602241 | Suzuki et al. | Oct 2009 | B2 |
7663434 | Yang et al. | Feb 2010 | B2 |
7876159 | Wang et al. | Jan 2011 | B2 |
7973600 | Yu | Jul 2011 | B2 |
8237498 | Kato et al. | Aug 2012 | B2 |
8358174 | Kim et al. | Jan 2013 | B2 |
8395450 | Deguchi et al. | Mar 2013 | B2 |
8466746 | Jeong et al. | Jun 2013 | B2 |
8487703 | Blednov | Jul 2013 | B2 |
9071211 | Ozard | Jun 2015 | B1 |
9083284 | Maslennikov et al. | Jul 2015 | B2 |
9331638 | Chen et al. | May 2016 | B2 |
9531329 | Tanimoto | Dec 2016 | B2 |
9543914 | Bouny | Jan 2017 | B2 |
9621115 | Wu | Apr 2017 | B1 |
9667199 | McLaren | May 2017 | B1 |
9673766 | Roberts et al. | Jun 2017 | B1 |
9774301 | Maalouf et al. | Sep 2017 | B1 |
9813036 | Folkmann et al. | Nov 2017 | B2 |
9966903 | McLaren et al. | May 2018 | B1 |
10211785 | McLaren | Feb 2019 | B2 |
10284146 | Wu et al. | May 2019 | B2 |
10284147 | Wu et al. | May 2019 | B2 |
10305437 | Ozard et al. | May 2019 | B2 |
11018629 | Min et al. | May 2021 | B2 |
11050389 | Cassou et al. | Jun 2021 | B2 |
11159125 | Bouisse et al. | Oct 2021 | B2 |
11190143 | Pham | Nov 2021 | B2 |
11233483 | Bouisse et al. | Jan 2022 | B2 |
11245363 | Bouisse | Feb 2022 | B2 |
11283410 | Bouisse | Mar 2022 | B2 |
11496098 | Wang | Nov 2022 | B2 |
11515842 | Wang et al. | Nov 2022 | B2 |
11522499 | Hue et al. | Dec 2022 | B2 |
20030137346 | Hellberg | Jul 2003 | A1 |
20030141933 | Pengelly | Jul 2003 | A1 |
20050206462 | McCorquodale et al. | Sep 2005 | A1 |
20060097783 | Okubo et al. | May 2006 | A1 |
20060145757 | Kim et al. | Jul 2006 | A1 |
20070205827 | Mobbs | Sep 2007 | A1 |
20100315162 | Gajadharsing et al. | Dec 2010 | A1 |
20110140775 | Hong et al. | Jun 2011 | A1 |
20110193624 | Scott et al. | Aug 2011 | A1 |
20110204980 | Blednov | Aug 2011 | A1 |
20120025915 | Ui | Feb 2012 | A1 |
20120092074 | Yanduru et al. | Apr 2012 | A1 |
20120105147 | Harris et al. | May 2012 | A1 |
20120319780 | Wilson et al. | Dec 2012 | A1 |
20130093534 | Mei | Apr 2013 | A1 |
20130154729 | Folkmann et al. | Jun 2013 | A1 |
20140118070 | Wilson et al. | May 2014 | A1 |
20140132343 | Colantonio et al. | May 2014 | A1 |
20140146917 | Muhammad | May 2014 | A1 |
20140218116 | Cui et al. | Aug 2014 | A1 |
20150002227 | Pribble et al. | Jan 2015 | A1 |
20150002230 | Qureshi | Jan 2015 | A1 |
20150091651 | Seneviratne et al. | Apr 2015 | A1 |
20150155838 | Embar et al. | Jun 2015 | A1 |
20150180428 | Pham et al. | Jun 2015 | A1 |
20160036398 | Li | Feb 2016 | A1 |
20160268976 | Negra et al. | Sep 2016 | A1 |
20160336903 | Ahmed et al. | Nov 2016 | A1 |
20170016322 | Hagenbuch | Jan 2017 | A1 |
20170019071 | Kobayashi et al. | Jan 2017 | A1 |
20170070193 | Juang et al. | Mar 2017 | A1 |
20170085228 | Adbo et al. | Mar 2017 | A1 |
20170163221 | Takagi et al. | Jun 2017 | A1 |
20180026583 | Yanduru et al. | Jan 2018 | A1 |
20180034418 | Blednov | Feb 2018 | A1 |
20180034419 | Moronval | Feb 2018 | A1 |
20180183388 | Pham | Jun 2018 | A1 |
20180191309 | McLaren | Jul 2018 | A1 |
20180233578 | Shi et al. | Aug 2018 | A1 |
20180248521 | Min et al. | Aug 2018 | A1 |
20180254748 | Grebennikov et al. | Sep 2018 | A1 |
20190027442 | Ercoli | Jan 2019 | A1 |
20190036487 | Jiang | Jan 2019 | A1 |
20190333878 | Wu et al. | Oct 2019 | A1 |
20190356277 | Bouisse et al. | Nov 2019 | A1 |
20200212847 | Pham et al. | Jul 2020 | A1 |
20210013572 | Zhu | Jan 2021 | A1 |
20210013836 | Bouisse et al. | Jan 2021 | A1 |
20210194443 | Maalouf et al. | Jun 2021 | A1 |
20220085772 | Holmes et al. | Mar 2022 | A1 |
20220123693 | Wang et al. | Apr 2022 | A1 |
20220416725 | Heijden et al. | Dec 2022 | A1 |
Number | Date | Country |
---|---|---|
101494439 | Jul 2009 | CN |
102137518 | Jul 2011 | CN |
102545788 | Jul 2012 | CN |
102577104 | Jul 2012 | CN |
103415993 | Nov 2013 | CN |
103457541 | Dec 2013 | CN |
102549915 | Apr 2015 | CN |
104660176 | May 2015 | CN |
104704747 | Jun 2015 | CN |
105322893 | Feb 2016 | CN |
105637759 | Jun 2016 | CN |
106357222 | Jan 2017 | CN |
110785928 | Feb 2020 | CN |
107210713 | Mar 2022 | CN |
2442444 | Apr 2012 | EP |
2458730 | May 2012 | EP |
2698918 | Feb 2014 | EP |
2806557 | Nov 2014 | EP |
2876810 | May 2015 | EP |
3121960 | Jan 2017 | EP |
3133735 | Feb 2017 | EP |
3179628 | Jun 2017 | EP |
3179638 | Jun 2017 | EP |
3054589 | Jul 2018 | EP |
2012222624 | Nov 2012 | JP |
336996 | Feb 2011 | TW |
377783 | Nov 2012 | TW |
1462469 | Nov 2014 | TW |
201611514 | Mar 2016 | TW |
2009027916 | Mar 2009 | WO |
2015176077 | Nov 2015 | WO |
2017192075 | Nov 2017 | WO |
2018142176 | Aug 2018 | WO |
2018142177 | Aug 2018 | WO |
2018142178 | Aug 2018 | WO |
2018197917 | Nov 2018 | WO |
2018197918 | Nov 2018 | WO |
2018197919 | Nov 2018 | WO |
2019036499 | Feb 2019 | WO |
2019069115 | Apr 2019 | WO |
2020072898 | Apr 2020 | WO |
2021137951 | Jul 2021 | WO |
Entry |
---|
Michael Steer, Microwave and RF design Module, §2.8 of LibreTexts. (Year: 2019). |
Office Action in CN Patent Application No. 201880052630, with Search Report, Mailed Mar. 31, 2023, with Translation. |
Cheng et al., “GaN HEMT Based Doherty Broadband Power Amplifier,” Journal of Hangzhou Dianzi University (Natural Sciences), Mar. 15, 2017. |
Barthwal Ayushi et al, “A Design Strategy for Bandwidth Enhancement in Three-Stage Doherty Power Amplifier With Extended Dynamic Range”, IEEE Transactions on Microwave Theory and Techniques, Plenum, USA, vol. 66, No. 2, ISSN 0018-9480, Feb. 2018. |
Ceylan et al, “Refine Biasing Networks for High PA Low Frequency Stability,” Microwave & RF, Apr. 17, 2018, pp. 1-6. |
Daehyun Kang et al, “30.3% PAE HBT Doherty power amplifier for 2.5-2.7 GHZ mobile WiMAX,” Microwave Symposium Digest (MTT), 2010 IEEE MTT-S International, IEEE, Piscataway, NJ, USA, Piscataway, NJ, USA, (May 23, 2010), ISBN 978-1-4244-6056-4, pp. 796-799. |
Daekyu Yu et al, “Fully Integrated Doherty Power Amplifiers for 5 GHz Wireless-LANs”, Radio Frequency Integrated Circuits (RFIC) Symposium, 2006 IEEE, IEEE, Piscataway, NJ, USA, (Jun. 11, 2006), doi:10.1109/RFIC.2006.1651114, ISBN 978-0-7803-9572-5, pp. 153-156. |
Daniel Popp et al, “High Power and High Bandwidth Digital Three-Way Doherty Power Amplifier”, 2019 IEEE 20TH Wireless and Microwave Technology Conference (WAMICON), IEEE, (20190408), doi:10.1109/WAMICON.2019.8765455, pp. 1-6, XP033577671. |
International Search Report and Written Opinion in Application No. PCT/US2020/060158, dated Mar. 10, 2021. |
Office Action for European Application No. 17825920.6 dated Dec. 1, 2021. |
Office Action for Taiwanese Application No. 107113817 dated Oct. 6, 2021, with Translation. |
Office Action from European Application No. 17728258.9 dated May 27, 2021. |
Office Action from European Application No. 17732555.2 dated Aug. 11, 2021. |
Office Action from European Application No. 17734137.7 dated Aug. 9, 2021. |
Office Action in CN Application No. 201780092425.1, Mailed Jan. 10, 2023, With Summary. |
Office Action in CN Patent Application No. 2017800924285, Mailed Dec. 23, 2022, with Translation. |
Office Action in EP 17726356.3, Mailed May 20, 2021. |
Office Action in EP 18759225.8, Mailed Oct. 27, 2021. |
Office Action in TW Application No. 107103816, with Search Report, Mailed Feb. 25, 2021, with Translation. |
Office Action in TW Application No. 107103822, with Search Report, Mailed Feb. 24, 2021, with Translation. |
Office Action in TW Patent Application No. 107113817 Mailed Jan. 21, 2021, with Translation. |
Search Report for Taiwanese Application No. 107113802 mailed May 26, 2021. |
Translation of Office Action in TW Patent Application No. 107103832, with Search Report Mailed Feb. 25, 2021. |
Vigneau et al, “Fully integrated three-way LDMOS Doherty PAs for 1.8-2.2 GHz dual-band and 2.6 GHz m-MIMO 5G applications,” Published in International Journal of Microwave and Wireless Technologies, Mar. 1, 2021. |
Xia Jing et al, “Improved Three-Stage Doherty Amplifier Design With Impedance Compensation in Load Combiner for Broadband Applications”, IEEE Transactions on Microwave Theory and Techniques, Plenum, USA, vol. 67, No. 2, doi:10.1109/TMTT.2018.2884404, ISSN 0018-9480, (Feb. 1, 2019), pp. 778-786. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000727 mailed on Oct. 19, 2017. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000608 mailed on Sep. 8, 2017. |
International Preliminary Report on Patentability for International Application No. PCT/IB2017/000608, mailed Oct. 29, 2019. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000717 mailed Dec. 6, 2017. |
International Preliminary Report on Patentability for International Application No. PCT/IB2017/000717, mailed Aug. 6, 2019. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000722 mailed Nov. 7, 2017. |
International Preliminary Report on Patentability for International Application No. PCT/IB2017/000722, mailed Aug. 6, 2019. |
International Search Report and Written Opinion for Application No. PCT/US2017/068164 mailed Mar. 13, 2018. |
International Preliminary Report on Patentability for International Application No. PCT/US2017/068164 mailed Apr. 3, 2019. |
Office Action from European Application No. 17726354.8 mailed May 27, 2021. |
International Search Report and Written Opinion for Application No. PCT/IB2018/046754 mailed on Nov. 22, 2018. |
International Search Report and Written Opinion for Application No. PCT/IB2017/001575 mailed on Jun. 18, 2018. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000639 mailed Sep. 8, 2017. |
International Preliminary Report on Patentability for International Application No. PCT/IB2017/000639, mailed Oct. 29, 2019. |
International Search Report and Written Opinion for Application No. PCT/IB2017/000604 mailed Sep. 8, 2017. |
International Preliminary Report on Patentability for International Application No. PCT/IB2017/000604 mailed Oct. 29, 2019. |
International Search Report and Written Opinion for International Application No. PCT/US2019/054686, mailed Dec. 19, 2019. |
Camarchia et al., 7 Ghz MMIC GaN Doherty Power Amplifier With 47% Efficiency at 7 dB Output Back-Off. IEEE Microwave and Wireless Components Letters. Jan. 2013; 23(1):34-6. |
Campbell, A Fully Integrated Ku-Band Doherty Amplifier MMIC. IEEE Microwave and Guided Wave Letters. Mar. 1999; 9(3):114-6. |
Cidronali et al., Frequency Analysis and Multiline Implementation of Compensated Impedance Inverter for Wideband Doherty High-Power Amplifier Design. IEEE Transactions on Microwave Theory and Techniques. May 2016;64(5):1359-72. |
Grebennikov et al., High-Efficiency Doherty Power Amplifiers: Historical Aspect and Modem Trends. Proceedings of the IEEE. Dec. 2012; 100(12):3190-219. |
Kim et al., Doherty Linear Power Amplifiers for Mobile Handset Applications. Proceedings of Asia-Pacific Microwave Conference. Dec. 2006;1885-94. |
Merrick et al., A wideband sequential power amplifier. 2014 IEEE MTT-S International Microwave Symposium (IMS2014). Jun. 1, 2014:1-3. |
Moronval et al., A 100 W Multi-Band Four-Way Integrated Doherty Amplifier. IEEE MTT-S International Microwave Symposium (IMS) May 22, 2016:1-3. |
Quaglia et al., K-Band GaAs MMIC Doherty Power Amplifier for Microwave Radio With Optimized Driver. IEEE Transactions on Microwave Theory and Techniques. Nov. 2014;62(11):2518-25. |
Roberts, Understanding the 3 Level Doherty. 11th European Microwave Integrated Circuits Conference (EUMIC), European Microwave Association. Oct. 3, 2016:428-32. |
Wicks et al., A 60-GHz Fully-Integrated Doherty Power Amplifier Based on 0.13-μm CMOS Process. Radio Frequency Integrated Circuits Symposium. Jun. 17, 2008;69-72. |
Yu et al., Fully Integrated Doherty Power Amplifiers for 5 GHz Wireless-LANs. IEEE Radio Frequency Integrated Circuits Symposium (RFIC). Jun. 11, 2006;153-6. |
Zhou et al., Design of an S-Band Two-Way Inverted Asymmetrical Doherty Power Amplifier for Long Term Evolution Applications. Progress in Electromagnetics Research Letters. Apr. 2013;39:73-80. |
Andrei Grebennikov, “A high-efficiency 100-W four-stage Doherty GaN H EMT power amplifier module for WCDMA systems”, 2011 IEEE MTT-S International Microwave Symposium (Year: 2011). |
Non-Final Office Action for U.S. Appl. No. 16/639,105 mailed Apr. 6, 2021. |
Number | Date | Country | |
---|---|---|---|
20220060151 A1 | Feb 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16639105 | US | |
Child | 17517170 | US |