Claims
- 1. A BS digital broadcast receiver for receiving a Trellis 8PSK modulation signal, comprising:phase error data generating means for generating phase error data in accordance with a phase difference between 0 degree and a phase of a reception signal point position of an absolute-phased baseband demodulation signal, in order to reproduce a carrier; a Viterbi decoder for Viterbi-decoding a QPSK baseband signal based upon the reception signal point position of the absolute-phased baseband demodulation signal; an encoder for convolution-encoding a Viterbi decode output; delay means for delaying a predetermined number of upper bits of the phase error data corresponding to the phase difference between 0 degree and the phase of the reception signal point position of the absolute-phased baseband demodulation signal, by a total sum of a time taken by said Viterbi decoder to Viterbi-decode and a time taken by said convolution encoder to convolution-encode; a demapping conversion circuit for demapping outputs from said delay means; and an MSB code judging circuit for outputting a code determined from an output of said demapping conversion circuit and a convolution encode output, as an MSB of a Trellis 8PSK decode output.
- 2. A BS digital broadcast receiver according to claim 1, wherein the predetermined number of upper bits is four bits.
- 3. A BS digital broadcast receiver according to claim 1, wherein said MSB code judging circuit compares a reception signal point position of the absolute-phased baseband demodulation signal on a Trellis 8PSK mapping having lower two bits same as a Viterbi decode output with an MSB judging demapped value on an MSB judging circle obtained by rotating the Trellis 8PSK mapping by 22.5 degrees, judges a reception signal point position of the absolute-phased baseband demodulation signal having a shorter distance as a judged position, and if an MSB of the judged position is not same as an MSB of the MSB judging demapped value, inverts the MSB of the MSB judging demapped value and outputs the inverted MSB as a judged MSB.
- 4. A BS digital broadcast receiver for receiving a Trellis 8PSK modulation signal, comprising:phase error data generating means for generating phase error data in accordance with a phase difference between a predetermined reference phase and a phase of a reception signal point position of an absolute-phased baseband demodulation signal, in order to reproduce a carrier; a Viterbi decoder for Viterbi-decoding a QPSK baseband signal based upon the reception signal point position of the absolute-phased baseband demodulation signal; an encoder for convolution-encoding a Viterbi decode output; a demapping conversion circuit for demapping a predetermined number of upper bits of the phase error data; and an MSB code judging circuit for outputting a code determined from an output of said demapping conversion circuit and a convolution encode output, as an MSB of a Trellis 8PSK decode output, wherein an output of said demapping conversion circuit and the convolution encode output are synchronously input to said MSB code judging circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10/156900 |
May 1998 |
JP |
|
Parent Case Info
This application is a 371 of PCT/JP 99/02468 filed on May 13, 1999.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/JP99/02468 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO99/62237 |
2/12/1999 |
WO |
A |
Foreign Referenced Citations (4)
Number |
Date |
Country |
8-32633 |
Feb 1996 |
JP |
8-97866 |
Apr 1996 |
JP |
8-288967 |
Nov 1996 |
JP |
9-321813 |
Dec 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
International Search Report. |