Buck-boost circuit and control method therefor

Information

  • Patent Grant
  • 11894773
  • Patent Number
    11,894,773
  • Date Filed
    Tuesday, March 5, 2019
    5 years ago
  • Date Issued
    Tuesday, February 6, 2024
    2 months ago
Abstract
A buck-boost circuit is provided. First terminals of a first switch and a second switch are connected to an anode of the input power supply, first terminals of a third switch and a first capacitor are connected to a second terminal of the first switch, a second terminal of the third switch is connected to a cathode of the input power supply, a first terminal of a fourth switch, a second terminal of the first capacitor, and a first terminal of a first inductor are connected to a second terminal of the second switch, a second terminal of the fourth switch is connected to the cathode of the input power supply, a second terminal of the first inductor is connected to a anode of an output power supply, and a second capacitor is connected in parallel between the anode and a cathode of the output power supply.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a national stage of International Application No. PCT/CN2019/077014, filed on Mar. 5, 2019, which claims priority to Chinese Patent Application No. 201910081697.2, filed on Jan. 28, 2019. All of the aforementioned applications are hereby incorporated by reference in their entireties.


TECHNICAL FIELD

The present disclosure relates to the field of direct current conversion, and in particular, to a buck-boost circuit.


BACKGROUND

A buck-boost circuit can effectively reduce system power consumption by regulating an output voltage. With the starting of the age of 5G communication, a circuit capable of boosting and bucking a voltage quickly is needed to ensure a smooth communication and facilitate reduction of the system power consumption.


The existing buck-boost structure takes a too long time to realize buck-boost switching. As a result, a voltage stabilization time is relatively long when regulating the output voltage, especially when switching from a bucking mode to a boosting mode, an intermediate switching process is time-consuming, and thus the voltage stabilization time is too long to meet a communication requirement of a system, which reduces signal sensitivity when using the system, thereby causing a communication failure.


Therefore, how to reduce the voltage stabilization time of the buck-boost circuit during voltage regulation and regulate the voltage quickly has become a big problem to be solved.


SUMMARY

According to an aspect of the present disclosure, a buck-boost circuit is provided. The buck-boost circuit includes a first switch, a second switch, a third switch, a fourth switch, a first inductor, a first capacitor, and a second capacitor. A first terminal of the first switch is connected to an anode of an input power supply. A first terminal of the second switch is connected to the anode of the input power supply. A first terminal of the third switch and a first terminal of the first capacitor are connected to a second terminal of the first switch. A second terminal of the third switch is connected to a cathode of the input power supply. A first terminal of the fourth switch, a second terminal of the first capacitor, and a first terminal of the first inductor are connected to a second terminal of the second switch. A second terminal of the fourth switch is connected to the cathode of the input power supply. A second terminal of the first inductor is connected to an anode of an output power supply. The second capacitor is connected in parallel between the anode and a cathode of the output power supply


In an embodiment, the buck-boost circuit further includes a fifth switch connected between the second terminal of the first capacitor and the second terminal of the second switch.


In an embodiment, the buck-boost circuit further includes a sixth switch connected in parallel with the first capacitor.


In an embodiment, the buck-boost circuit further includes a seventh switch connected in parallel with the first inductor.


In an embodiment, the buck-boost circuit further includes a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT, and the controlling the switches includes:

    • in response to Vtar<VBAT−ΔV being satisfied, turning off the first switch and the third switch, and complementarily turning on the second switch and the fourth switch, where ΔV denotes a set voltage difference;
    • in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch; and
    • in response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch, enabling both the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.


In an embodiment, the buck-boost circuit further includes a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT, and the controlling the switches includes:

    • in response to Vtar<VBAT−ΔV being satisfied, turning off the fifth switch, enabling the first switch and the third switch to be in opposite states or to be both in an off state, and complementarily turning on the second switch and the fourth switch, where ΔV denotes a set voltage difference;
    • in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, complementarily turning on the first switch and the third switch, complementarily turning on the fourth switch and the fifth switch, and turning on the second switch from turning-off of the first switch to turning-on of the fourth switch; and
    • in response to Vtar>VBAT+ΔV being satisfied, turning on the fifth switch, turning off the fourth switch, enabling both the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.


In an embodiment, the buck-boost circuit further includes a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT, and the controlling the switches includes:

    • in response to Vtar<VBAT−ΔV being satisfied, turning off the fifth switch, enabling the first switch and the third switch to be in opposite states or to be both in an off state, and complementarily turning on the second switch and the fourth switch, where ΔV denotes a set voltage difference;
    • in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, complementarily turning on the first switch and the third switch, complementarily turning on the fourth switch and the fifth switch, and truing on the second switch from turning-off of the fourth switch to truing-on of the first switch; and in response to Vtar>VBAT+ΔV being satisfied, turning on the fifth switch, turning off the fourth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.


In an embodiment, the buck-boost circuit further includes a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT, and the controlling the switches includes:

    • in response to Vtar<VBAT−ΔV being satisfied, turning on the sixth switch, enabling the first switch and the second switch to simultaneously operate, enabling the third switch and the fourth switch to simultaneously operate, and complementarily turning on the first switch and the third switch, where ΔV denotes a set voltage difference;
    • in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch and the sixth switch; and
    • in response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch and the sixth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.


In an embodiment, the buck-boost circuit further includes a control module configured to control switches based on a relationship between an output voltage Vout and a target voltage Vtar and a relationship between the target voltage Vtar and an input voltage VBAT, and the controlling the switches includes:

    • in response to Vout<Vtar−ΔV and Vtar≤VBAT being satisfied, turning off the fourth switch, and turning on the second switch and the seventh switch to charge the second capacitor connected to an output terminal of the buck-boost circuit; and turning off the seventh switch to enter a first operation mode in response to Vout=Vtar−ΔV being satisfied, where ΔV denotes a set voltage difference;
    • turning on the second switch, the third switch, and the seventh switch to charge the second capacitor in response to both Vout<Vtar−ΔV and Vtar>VBAT being satisfied; in response to Vout=VBAT being satisfied, turning off the second switch and the third switch, and simultaneously turning on the first switch to charge the second capacitor through the first capacitor; and turning off the first switch and the seventh switch to enter the first operation mode in response to Vout=Vtar−ΔV being satisfied;
    • turning on the seventh switch and the fourth switch to perform discharging in response to Vout>Vtar+ΔV being satisfied, and turning off the seventh switch and the fourth switch to enter the first operation mode in response to Vout=Vtar+ΔV being satisfied; and entering the first operation mode in response to Vtar−ΔV≤Vout≤Vtar+ΔV being satisfied; and
    • the first operation mode includes:
    • in response to Vtar<VBAT−ΔV being satisfied, turning off the first switch and the third switch, and complementarily turning on the second switch and the fourth switch, where ΔV denotes the set voltage difference;
    • in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch; and
    • in response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.


In an embodiment, the control module is further configured to turn on the fifth switch in response to both Vout<Vtar−ΔV and Vtar>VBAT being satisfied and to turn off the fifth switch in response to Vout=VBAT being satisfied.


In an embodiment, the control module is further configured to turn on the sixth switch and the third switch to perform in response to Vout>Vtar+ΔV being satisfied and to turn off the sixth switch and the third switch in response to Vout=Vtar+ΔV being satisfied.


According to the following detailed description of exemplary embodiments with reference to the accompanying drawings, other features and aspects of the present disclosure will become clear.





BRIEF DESCRIPTION OF DRAWINGS

The accompanying drawings included in this specification and constituting a part of this specification, together with this specification, illustrate exemplary embodiments, features, and aspects of the present disclosure, and are used to explain the principle of the present disclosure.



FIG. 1 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure;



FIG. 2 shows a switch status of the buck-boost circuit in FIG. 1 in a bucking mode, and a voltage at a point LX;



FIG. 3 shows a switch status of the buck-boost circuit in FIG. 1 in a bypass mode, and a voltage at a point LX;



FIG. 4 shows a switch status of the buck-boost circuit in FIG. 1 in a boosting mode, and a voltage at a point LX;



FIG. 5 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure;



FIG. 6 shows a switch status of the buck-boost circuit in FIG. 5 in a bucking mode, and a voltage at a point LX;



FIG. 7 shows a switch status of the buck-boost circuit in FIG. 5 in a bucking and boosting mode, and a voltage at a point LX;



FIG. 8 shows a switch status of the buck-boost circuit in FIG. 5 in a boosting mode, and a voltage at a point LX;



FIG. 9 shows another switch status of the buck-boost circuit in FIG. 5 in a bucking and boosting mode, and a voltage at a point LX;



FIG. 10 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure;



FIG. 11 shows a switch status of the buck-boost circuit in FIG. 10 in a bucking mode, and a voltage at a point LX;



FIG. 12 shows a switch status of the buck-boost circuit in FIG. 10 in a bypass mode, and a voltage at a point LX;



FIG. 13 shows a switch status of the buck-boost circuit in FIG. 10 in a boosting mode, and a voltage at a point LX;



FIG. 14 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure;



FIG. 15 shows an output voltage and a switch status in a boosting process of the buck-boost circuit in FIG. 14;



FIG. 16 shows an output voltage and a switch status in a bucking process of the buck-boost circuit in FIG. 14;



FIG. 17 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure;



FIG. 18 shows an output voltage and a switch status in a boosting process of the buck-boost circuit in FIG. 17;



FIG. 19 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure; and



FIG. 20 shows an output voltage and a switch status in a bucking process of the buck-boost circuit in FIG. 19.





DESCRIPTION OF EMBODIMENTS

Various exemplary embodiments, features, and aspects of the present disclosure will be described in detail below with reference to the accompanying drawings. The same reference numerals in the accompanying drawings indicate elements with the same or similar functions. Although various aspects of the embodiments are shown in the accompanying drawings, unless otherwise noted, the accompanying drawings are not necessarily drawn to scale.


The dedicated word “exemplary” herein means “serving as an example, embodiment, or illustration”. Any embodiment described herein as “exemplary” need not be construed as being superior to or better than other embodiments.


In addition, to better illustrate the present disclosure, numerous specific details are given in the following specific implementations. Those skilled in the art should understand that the present disclosure can also be implemented without certain specific details. In some examples, the methods, means, elements, and circuits well-known to those skilled in the art are not described in detail in order to highlight the subject matter of the present disclosure.



FIG. 1 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 1, the buck-boost circuit includes a first switch S1, a second switch S2, a third switch S3, a fourth switch S4, a first inductor L1, a first capacitor C1, and a second capacitor C2.


A first terminal of the first switch S1 is connected to an anode of an input power supply VBAT, a first terminal of the second switch S2 is connected to the anode of the input power supply VBAT, a first terminal of the third switch S3 and a first terminal of the first capacitor C1 are connected to a second terminal of the first switch S1, a second terminal of the third switch S3 is connected to a cathode of the input power supply VBAT (for example, for grounding), a first terminal of the fourth switch S4, a second terminal of the first capacitor C1, and a first terminal of the first inductor L1 are connected to a second terminal of the second switch S2, a second terminal of the fourth switch S4 is connected to the cathode of the input power supply VBAT (for example, for grounding), a second terminal of the first inductor L1 is connected to an anode of an output power supply Vout, and the second capacitor C2 is connected in parallel between the anode and a cathode of the output power supply Vout.


A control module can be provided to control a status of each switch based on a relationship between a target voltage Vtar and an input voltage VBAT, to realize bucking and boosting modes of the circuit. The control module can be implemented in the buck-boost circuit, or can be independent from the buck-boost circuit, and can execute, according to a preset program or an external instruction, control methods provided in some embodiments of the present disclosure to control the switch. The switch not mentioned in the control methods is in an off state by default.


A control method of the buck-boost circuit in FIG. 1 includes:

    • when Vtar<VBAT−ΔV, turning off the first switch S1 and the third switch S3, and complementarily turning on the second switch S2 and the fourth switch S4, where ΔV represents a set voltage difference;
    • when VBAT−ΔV≤Vtar≤VBAT+ΔV, turning off the first switch S1, the third switch S3, and the fourth switch S4, and turning on the second switch S2; or
    • when Vtar>VBAT+ΔV, turning off the fourth switch S4, enabling the second switch S2 and the third switch S3 to operate simultaneously, and complementarily turning on the second switch S2 and the first switch S1.


In other words, when Vtar<VBAT−ΔV, the circuit operates in the bucking mode. ΔV represents the set voltage difference. It is defined as required, and for example, can be 100 mV, 200 mV, or the like. Referring to a switch status diagram shown in FIG. 2, the first switch S1 and the third switch S3 are turned off, so that both S1 and S3 are in an off state, and the second switch S2 and the fourth switch S4 are complementarily tuned on. When the second switch S2 is turned on, a voltage at LX is VBAT, and an inductive current of the first inductor L1 increases linearly. When the second switch S2 is turned off and the fourth switch S4 is turned on, the voltage at the LX is 0. Because the inductive current cannot change suddenly, a circuit is formed through the fourth switch S4 to charge the second capacitor C2. Each switch has an initial state of an off state by default.


According to the volt-second principle, it can be learned that a calculation formula of an output voltage is: Vout=(ton/T)×VBAT (1), where ton represents a turn-on time of the second switch, and ton/T represents a duty cycle of a control voltage of the second switch.


When VBAT−ΔV≤Vtar≤VBAT+ΔV, the circuit operates in a bypass mode. Referring to a switch status diagram shown in FIG. 3, the first switch S1 and the third switch S3 are in the off state, the second switch S2 is in a normally-open state (namely, the second switch S2 is in an ON state continuously), and the fourth switch S4 is in a normally-closed state. The second switch S4 is always turned on, and the voltage at LX is always VBAT. Therefore, Vout=VBAT.


When Vtar>VBAT+ΔV, the circuit operates in a boosting mode. Referring to a switch status diagram shown in FIG. 4, the fourth switch S4 is in the off state, the second switch S2 and the third switch S3 operate simultaneously, and the second switch S2 and the first switch S1 are complementarily turned on, in other words, the third switch S3 and the first switch S1 are also complementarily turned on. When the second switch S2 and the third switch S3 are turned on, the voltage at LX is VBAT, and the inductive current of the first inductor L1 increases linearly. When the second switch S2 and the third switch S3 are turned off, and the first switch S1 is turned on, the first inductor L1 charges the first capacitor C1 to enable the voltage at LX to reach 2VBAT.


According to the volt-second principle, it can be learned that the calculation formula of the output voltage is: VOUT=(1+ton/T)×VBAT (2).


Twice the input supply voltage is generated on one terminal of the inductor when the capacitor and the switch cooperate to operate, so that the buck-boost circuit in this embodiment can quickly boost the output voltage in the boosting mode. In this way, a voltage stabilization time can be reduced when the buck-boost circuit regulates the output voltage, and the voltage can be regulated quickly and stably.


It should be noted that each switch provided in the embodiments of the present disclosure can be a semiconductor transistor, such as a bipolar transistor, a field effect transistor, or a switch of any other type.



FIG. 5 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 5, compared with the buck-boost circuit in FIG. 1, the buck-boost circuit further includes a fifth switch S5. The fifth switch S5 is connected in series with the first capacitor C1, and is connected between the second terminal of the first capacitor C1 and the second terminal of the second switch, in other words, between being connected between the second terminal of the first capacitor C1 and the first terminal of the first inductor L1.


When the fifth switch S5 is in the normally-open state, an operation status of the buck-boost circuit is the same as that in FIG. 1. S5 can be appropriately regulated based on an application scenario, so that the circuit can be applied more flexibly.


A first control method of the buck-boost circuit in FIG. 5 includes: when Vtar<VBAT−ΔV, turning off the fifth switch S5, enabling the first switch S1 and the third switch S3 to be in opposite states or to be both in the off state, and complementarily turning on the second switch S2 and the fourth switch S4, where ΔV represents the set voltage difference;

    • when VBAT−ΔV≤Vtar≤VBAT+ΔV, complementarily turning on the first switch S1 and the third switch S3, complementarily turning on the fourth switch S4 and the fifth switch S5, and enabling the second switch S2 to be switched on from turning-off of the first switch S1 to turning-on of the fourth switch S4; and
    • when Vtar>VBAT+ΔV, turning on the fifth switch S5, turning off the fourth switch S4, enabling the second switch S2 and the third switch S3 to operate simultaneously, and complementarily turning on the second switch S2 and the first switch S1.


In other words, when Vtar<VBAT−ΔV, the circuit operates in a bucking mode. Referring to a switch status diagram shown in FIG. 6, the fifth switch S5 is in the off state, the second switch S2 and the fourth switch S4 are complementarily turned on, and the first switch S1 and the third switch S3 have opposite statuses or are both in an off state, in other words, S1 is turned on and S3 is turned off, S3 is turned on and S1 is turned off, or both S1 and S3 are turned off. When the second switch S2 is turned on, the voltage at LX is VBAT, and the inductive current of the first inductor L1 increases linearly. When the second switch S2 is turned off and the fourth switch S4 is turned on, the voltage at LX is 0. Because the inductive current cannot change suddenly, the circuit is formed through the fourth switch S4 to charge the second capacitor C2.


When VBAT−ΔV≤Vtar≤VBAT+ΔV, the circuit operates in a bucking and boosting mode, and a control method can be referred to FIG. 7. The first switch S1 and the third switch S3 are complementarily turned on, the fourth switch S4 and the fifth switch S5 are complementarily turned on, and the second switch S2 is turned on from turning off of the first switch S1 to turning on of the fourth switch S4. When both the first switch S1 and the fifth switch S5 are turned on, the voltage at LX is 2VBAT, and a turn-on time of the first switch S1 is ton1, in other words, a time during which both the first switch S1 and the fifth switch S5 are turned on is ton1. When the first switch S1 is turned off and the second switch S2 is turned on, the voltage at LX is VBAT, and a turn-on time of the second switch S2 is ton2. When the fourth switch S4 is turned on, the voltage at LX is 0. A desired output voltage is obtained by controlling ton1 and ton2. The calculation formula of the output voltage is:

Vout=(ton1/T)×2VBAT+(ton2/TVBAT  (3).


When Vtar>VBAT+ΔV, the circuit operates in the boosting mode. Referring to a switch status diagram shown in FIG. 8, the fifth switch S5 is turned on, the fourth switch S4 is turned off, the second switch S2 and the third switch S3 operates simultaneously, and the second switch S2 and the first switch S1 are complementarily turned on. The operation mode is the same as the boosting mode in FIG. 1.


A second control method of the buck-boost circuit in FIG. 5 includes: when Vtar<VBAT−ΔV, turning off the fifth switch S5, enabling the first switch S1 and the third switch S3 to be in opposite states or to be both in the off state, and complementarily turning on the second switch S2 and the fourth switch S4, where ΔV represents the set voltage difference;

    • when VBAT−ΔV≤Vtar≤VBAT+ΔV, complementarily turning on the first switch S1 and the third switch S3, complementarily turning on the fourth switch S4 and the fifth switch S5, and turning on the second switch S2 from turning-off of the fourth switch S4 to turning-on of the first switch S1; and
    • when Vtar>VBAT+ΔV, turning on the fifth switch S5, turning off the fourth switch S4, enabling both the second switch S2 and the third switch S3 to operate simultaneously, and complementarily turning on the second switch S2 and the first switch S1.


The control method is different from the first control method only when VBAT ΔV≤Vtar≤VBAT+ΔV.


When VBAT−ΔV≤Vtar≤VBAT+ΔV, the circuit operates in a bucking and boosting mode. A control method can be referred to FIG. 9. The first switch S1 and the third switch S3 are complementarily turned on, the fourth switch S4 and the fifth switch S5 are complementarily turned on, and the second switch S2 is turned on from turning-off of the fourth switch S4 to turning-on of the first switch S1. When the fourth switch S4 is turned on, the voltage at LX is 0. When the fourth switch S4 is turned off and the second switch S2 is turned on, the voltage at LX is VBAT, and a turning-on time of the second switch S2 is ton2. When the first switch S1 is turned on, the voltage at LX is 2VBAT, and a turning-on time of the first switch S1 is ton1. Similarly, a desired output voltage is obtained by controlling ton1 and ton2. The calculation formula of the output voltage is the same as the formula (3).



FIG. 10 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 10, compared with the buck-boost circuit in FIG. 1, the buck-boost circuit further includes a sixth switch S6. The sixth switch S6 is connected in parallel to the first capacitor C1, and is connected between the second terminal of the first switch S1 and the first terminal of the first inductor.


When the sixth switch S6 is in the normally-closed state (in other words, is always turned off), an operation status of the buck-boost circuit is the same as that in FIG. 1.


A control method of the buck-boost circuit in FIG. 10 includes:

    • when Vtar<VBAT−ΔV, turning on the sixth switch S6, enabling both the first switch S1 and the second switch S2 to operate simultaneously, enabling both the third switch S3 and the fourth switch S4 to operate simultaneously, and complementarily turning on the first switch S1 and the third switch S3 to be in complementary control, where ΔV represents the set voltage difference;
    • when VBAT−ΔV≤Vtar≤VBAT+ΔV, turning off the first switch S1, the third switch S3, and the fourth switch S4, and turning on the second switch S2 and the sixth switch S6; and
    • when Vtar>VBAT+ΔV, turning off the fourth switch S4 and the sixth switch S6, enabling both the second switch S2 and the third switch S3 to operate simultaneously, and complementarily turning on the second switch S2 and the first switch S1.


In other words, when Vtar<VBAT−ΔV, the circuit operates in the bucking mode. Referring to a switch status diagram shown in FIG. 11, the sixth switch S6 is turned on, the first switch S1 and the second switch S2 operate simultaneously, the third switch S3 and the fourth switch S4 operate simultaneously, and the first switch S1 and the third switch S3 are complementarily turned on. When the first switch S1 and the second switch S2 are turned on, the voltage at LX is VBAT. When the first switch S1 and the second switch S2 are turned off, and the third switch and the fourth switch S4 are turned on, the voltage at LX is 0.


When VBAT−ΔV≤Vtar≤VBAT+ΔV, the circuit operates in the bypass mode. Referring to a switch status diagram shown in FIG. 12, the first switch S1, the third switch S3, and the fourth switch S4 are turned off, and the second switch S2 and the sixth switch S6 are turned on.


When Vtar>VBAT+ΔV, the circuit operates in the boosting mode. Referring to a switch status diagram shown in FIG. 13, the fourth switch S4 and the sixth switch S6 are turned off, the second switch S2 and the third switch S3 operate simultaneously, and the second switch S2 and the first switch S1 are complementarily turned on. When the first switch S1 is turned on, the voltage at LX is 2VBAT. When the first switch S1 is turned off, and the second switch S2 and the third switch S3 are turned on, the voltage at LX is VBAT. In other words, the sixth switch is in the normally-closed state, which is the same as that in the boosting mode in FIG. 1.



FIG. 14 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 14, compared with the buck-boost circuit in FIG. 1, the buck-boost circuit further includes a seventh switch S7. The seventh switch S7 is connected in parallel with the first inductor L1, and is connected between the second terminal of the second switch S1 and the anode of the output power supply.


When the seventh switch S7 is in the normally-closed state, the circuit is the same as that in FIG. 1. When the output voltage of the circuit is required to be regulated, the seventh switch S7 is turned on to charge or discharge the output capacitor quickly, so that the output voltage can be quickly regulated to the target voltage.


The control module controls the switches based on the relationship between the output voltage Vout and the target voltage Vtar and the relationship between the target voltage Vtar and the input voltage VBAT, and such controlling includes:

    • when Vout<Vtar−ΔV and Vtar≤VBAT, turning off the fourth switch S4, and turning on the second switch S2 and the seventh switch S7 to charge the second capacitor C2 connected to an output terminal of the buck-boost circuit; and when Vout=Vtar−ΔV, turning off the seventh switch S7 to enter the first operation mode, where ΔV represents the set voltage difference;
    • when Vout<Vtar−ΔV and Vtar≤VBAT, turning on the second switch S2, the third switch S3, and the seventh switch S7 to charge the second capacitor C2; when Vout=Vtar−ΔV, turning off the second switch S2 and the third switch S3, and turning on the first switch S1 to charge the second capacitor C2 through the first capacitor C1; and when Vout=Vtar−ΔV, turning off the first switch S1 and the seventh switch S7 to enter the first operation mode;
    • when Vout>Vtar+ΔV, turning on the seventh switch S7 and the fourth switch S4 to perform discharging, and when Vout=Vtar+ΔV, turning off the seventh switch S7 and the fourth switch S4 to enter the first operation mode; and when Vtar−ΔV≤Vout≤Vtar+ΔV, entering the first operation mode.


The first operation mode includes:

    • when Vtar<VBAT−ΔV, truing off the first switch S1 and the third switch S3, and complementarily turning on the second switch S2 and the fourth switch S4, where ΔV represents the set voltage difference;
    • when VBAT−ΔV≤Vtar≤VBAT+ΔV, turning off the first switch S1, the third switch S3, and the fourth switch S4, and turning on the second switch S2; and when Vtar>VBAT+ΔV, turning off the fourth switch S4, enabling the second switch S2 and the third switch S3 to operate simultaneously, and complementarily turning on the second switch S2 and the first switch.



FIG. 15 shows an output voltage and a switch status in a boosting process of the buck-boost circuit in this embodiment. When Vout<Vtar−ΔV and Vtar≤VBAT, as represented by the first half of an output voltage curve in FIG. 15, the circuit is essentially a bucking circuit, and the actual output voltage is smaller than the target voltage, and needs to be boosted to reach the target voltage, in other words, the output voltage is in a boosting state.


At an initial stage, the supply voltage VBAT is higher than the output voltage. Firstly, the fourth switch S4 is turned off, and the second switch S2 and the seventh switch S7 are turned on to quickly charge the second capacitor C2 connected to the output terminal of the buck-boost circuit. The output voltage is boosted quickly. When the output voltage is smaller than the target voltage by ΔV, namely, Vout=Vtar−ΔV, the seventh switch S7 is turned off to stop quick charging. The circuit is restored to the structure in FIG. 1, and enters a control process of the buck-boost circuit in FIG. 1, in other words, entering the first operation mode. The output voltage is gradually regulated to the target voltage Vtar, and Vtar is stably output.


When Vtar>VBAT, as represented by the last half of the output voltage curve in FIG. 15, the circuit is essentially a boosting circuit, and the actual output voltage needs to be boosted to reach the target voltage, in other words, the output voltage is in the boosting state. Firstly, the second switch S2, the third switch S3, and the seventh switch S7 are turned on. When the output voltage reaches VBAT, the second switch S2 and the third switch S3 are turned off, and the first switch S1 is turned on to continue to quickly charge the second capacitor C2 through the first capacitor C1. When the output voltage is smaller than the target voltage by ΔV, the first switch S1 and the seventh switch S7 are turned off. The circuit is restored to the structure in FIG. 1, and enters the control process of the buck-boost circuit in FIG. 1, in other words, entering the first operation mode.



FIG. 16 shows an output voltage and a switch status in a bucking process of the buck-boost circuit in this embodiment. When Vout>Vtar+ΔV, as represented by an output voltage curve in FIG. 16, the actual output voltage is greater than the target voltage, and needs to be bucked to reach the target voltage, in other words, the output voltage is in a bucking state.


Firstly, the seventh switch S7 and the fourth switch S4 are turned on to discharge the second capacitor C2 connected to the output terminal. When the voltage is greater than the target voltage by ΔV, namely, Vout=Vtar+ΔV, the seventh switch S7 and the fourth switch S4 are turned off. The circuit is restored to the structure in FIG. 1, and enters the control process of the buck-boost circuit in FIG. 1, in other words, entering the first operation mode.



FIG. 17 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 17, compared with the buck-boost circuit in FIG. 5, the buck-boost circuit further includes a seventh switch S7. The seventh switch S7 is connected in parallel with the first inductor L1, and is connected between the second terminal of the second switch S1 and the anode of the output power supply.


When the seventh switch S7 is in the normally-closed state, the circuit is the same as that in FIG. 5. When the fifth switch S7 is in the normally-open state, the operation status is similar to that of the buck-boost circuit in FIG. 14, and a difference is that the control module is further configured to turn on the fifth switch S5 when Vout<Vtar−ΔV and Vtar>VBAT, and to turn off the fifth switch S5 when Vout=VBAT.


In other words, in a boosting process, when Vout>VBAT, the fifth switch S5 needs to be turned on. A control method is shown in FIG. 18. Control methods of the first switch S1, the second switch S2, the third switch S3, and the seventh switch S7 are the same as those in the boosting process of the buck-boost circuit in FIG. 14.



FIG. 19 is a structural diagram of a buck-boost circuit according to an embodiment of the present disclosure. As shown in FIG. 19, compared with the buck-boost circuit in FIG. 10, the buck-boost circuit further includes a seventh switch S7. The seventh switch S7 is connected in parallel with the first inductor L1, and is connected between the second terminal of the second switch S1 and the anode of the output power supply.


When the seventh switch S7 is in the normally-closed state, the circuit is the same as that in FIG. 10. When the sixth switch S6 is in the off state, the operation status is similar to that of the buck-boost circuit in FIG. 14, and a difference is that the control module is further configured to turn on the sixth switch S6 and the third switch S3 to perform discharging when Vout>Vtar+ΔV, and to turn off the sixth switch S6 and the third switch S3 when Vout=Vtar+ΔV.


In other words, in the discharging process, the third switch S3 and the sixth switch S6 are turned on to speed up the discharging. A control method is shown in FIG. 20. Control methods of the fourth switch S4 and the seventh switch S7 are the same as those in the bucking process of the buck-boost circuit in FIG. 14.


The embodiments of the present disclosure have been described above, and the above description is exemplary, not exhaustive, and is not limited to the disclosed embodiments. It is apparent to those skilled in the art that many modifications and changes may be made without departing from the scope and spirit of the described embodiments. The terms used in this specification are selected to best explain principles of the embodiments, practical applications, or improvements to technologies in the market, or to enable other persons of ordinary skill in the art to understand the embodiments disclosed in this specification.

Claims
  • 1. A buck-boost circuit, comprising a first switch, a second switch, a third switch, a fourth switch, a fifth switch, a first inductor, a first capacitor, and a second capacitor, wherein a first terminal of the first switch is connected to an anode of an input power supply; a first terminal of the second switch is connected to the anode of the input power supply; a first terminal of the third switch and a first terminal of the first capacitor are connected to a second terminal of the first switch; a second terminal of the third switch is connected to a cathode of the input power supply; a first terminal of the fourth switch, a second terminal of the first capacitor, and a first terminal of the first inductor are connected to a second terminal of the second switch; a second terminal of the fourth switch is connected to the cathode of the input power supply; a second terminal of the first inductor is connected to an anode of an output power supply; the second capacitor is connected in parallel between the anode and a cathode of the output power supply; and the fifth switch is connected between the second terminal of the first capacitor and the second terminal of the second switch.
  • 2. The buck-boost circuit according to claim 1, further comprising: a seventh switch connected in parallel with the first inductor.
  • 3. The buck-boost circuit according to claim 2, further comprising: a control module configured to control switches based on a relationship between an output voltage Vout and a target voltage Vtar and a relationship between the target voltage Vtar and an input voltage VBAT,wherein said controlling the switches comprises:in response to Vout<Vtar−ΔV and Vtar<VBAT being satisfied, turning off the fourth switch, and turning on the second switch and the seventh switch to charge the second capacitor connected to an output terminal of the buck-boost circuit; and turning off the seventh switch to enter a first operation mode in response to Vout=Vtar−ΔV being satisfied, wherein ΔV denotes a set voltage difference;turning on the second switch, the third switch, and the seventh switch to charge the second capacitor in response to both Vout<Vtart−ΔV and Vtar>VBAT being satisfied; in response to Vout=VBAT being satisfied, turning off the second switch and the third switch, and simultaneously turning on the first switch to charge the second capacitor through the first capacitor; and turning off the first switch and the seventh switch to enter the first operation mode in response to Vout=Vtart−ΔV being satisfied;turning on the seventh switch and the fourth switch to perform discharging in response to Vout>Vtar+ΔV being satisfied, and turning off the seventh switch and the fourth switch to enter the first operation mode in response to Vout=Vtar+ΔV being satisfied; andentering the first operation mode in response to Vtar−ΔV≤Vout≤Vtar+ΔV being satisfied; andwherein the first operation mode comprises:in response to Vtar<VBAT−ΔV being satisfied, turning off the first switch and the third switch, and complementarily turning on the second switch and the fourth switch, wherein ΔV denotes the set voltage difference;in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch; andin response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.
  • 4. The buck-boost circuit according to claim 3, wherein the control module is further configured to turn on the fifth switch in response to both Vout<Vtar−ΔV and Vtar>VBAT being satisfied and to turn off the fifth switch in response to Vout=VBAT being satisfied.
  • 5. The buck-boost circuit according to claim 3, wherein the control module is further configured to turn on the sixth switch and the third switch to perform discharging in response to Vout>Vtar+ΔV being satisfied and to turn off the sixth switch and the third switch in response to Vout=Vtar+ΔV being satisfied.
  • 6. The buck-boost circuit according to claim 1, further comprising: a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT,wherein said controlling the switches comprises:in response to Vtar<VBAT−ΔV being satisfied, turning off the first switch and the third switch, and complementarily turning on the second switch and the fourth switch, wherein ΔV denotes a set voltage difference;in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch; andin response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch, enabling both the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.
  • 7. The buck-boost circuit according to claim 1, further comprising: a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT,wherein said controlling the switches comprises:in response to Vtar<VBAT−ΔV being satisfied, turning off the fifth switch, enabling the first switch and the third switch to be in opposite states or to be both in an off state, and complementarily turning on the second switch and the fourth switch, wherein ΔV denotes a set voltage difference;in response to VBAT−ΔV≤Vtar<VBAT+ΔV being satisfied, complementarily turning on the first switch and the third switch, complementarily turning on the fourth switch and the fifth switch, and turning on the second switch from turning-off of the first switch to turning-on of the fourth switch; andin response to Vtar>VBAT+ΔV being satisfied, turning on the fifth switch, turning off the fourth switch, enabling both the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.
  • 8. The buck-boost circuit according to claim 1, further comprising: a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT,wherein said controlling the switches comprises:in response to Vtar<VBAT−ΔV being satisfied, turning off the fifth switch, enabling the first switch and the third switch to be in opposite states or to be both in an off state, and complementarily turning on the second switch and the fourth switch, wherein ΔV denotes a set voltage difference;in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, complementarily turning on the first switch and the third switch, complementarily turning on the fourth switch and the fifth switch, and truing on the second switch from turning-off of the fourth switch to truing-on of the first switch; andin response to Vtar>VBAT+ΔV being satisfied, turning on the fifth switch, turning off the fourth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.
  • 9. A buck-boost circuit, comprising a first switch, a second switch, a third switch, a fourth switch, a sixth switch, a first inductor, a first capacitor, and a second capacitor, wherein a first terminal of the first switch is connected to an anode of an input power supply; a first terminal of the second switch is connected to the anode of the input power supply; a first terminal of the third switch and a first terminal of the first capacitor are connected to a second terminal of the first switch; a second terminal of the third switch is connected to a cathode of the input power supply; a first terminal of the fourth switch, a second terminal of the first capacitor, and a first terminal of the first inductor are connected to a second terminal of the second switch; a second terminal of the fourth switch is connected to the cathode of the input power supply; a second terminal of the first inductor is connected to an anode of an output power supply; the second capacitor is connected in parallel between the anode and a cathode of the output power supply; and the sixth switch is connected in parallel with the first capacitor.
  • 10. The buck-boost circuit according to claim 9, further comprising: a control module configured to control switches based on a relationship between a target voltage Vtar and an input voltage VBAT,wherein said controlling the switches comprises:in response to Vtar<VBAT−ΔV being satisfied, turning on the sixth switch, enabling the first switch and the second switch to simultaneously operate, enabling the third switch and the fourth switch to simultaneously operate, and complementarily turning on the first switch and the third switch, wherein ΔV denotes a set voltage difference;in response to VBAT−ΔV≤Vtar≤VBAT+ΔV being satisfied, turning off the first switch, the third switch, and the fourth switch, and turning on the second switch and the sixth switch; andin response to Vtar>VBAT+ΔV being satisfied, turning off the fourth switch and the sixth switch, enabling the second switch and the third switch to operate simultaneously, and complementarily turning on the second switch and the first switch.
Priority Claims (1)
Number Date Country Kind
201910081697.2 Jan 2019 CN national
PCT Information
Filing Document Filing Date Country Kind
PCT/CN2019/077014 3/5/2019 WO
Publishing Document Publishing Date Country Kind
WO2020/155289 8/6/2020 WO A
US Referenced Citations (11)
Number Name Date Kind
6242970 Grant et al. Jun 2001 B1
10615696 Jung Apr 2020 B2
20050258889 Tolle et al. Nov 2005 A1
20080055946 Lesso et al. Mar 2008 A1
20080284498 Xu et al. Nov 2008 A1
20090167262 Schoofs Jul 2009 A1
20100156368 Huynh Jun 2010 A1
20110241766 Zhang et al. Oct 2011 A1
20130038305 Arno et al. Feb 2013 A1
20150022167 LoCascio Jan 2015 A1
20200161976 Song May 2020 A1
Foreign Referenced Citations (7)
Number Date Country
1682445 Oct 2005 CN
101057386 Oct 2007 CN
101136590 Mar 2008 CN
201682416 Dec 2010 CN
101057386 Feb 2011 CN
102594133 Oct 2014 CN
104143909 Nov 2014 CN
Non-Patent Literature Citations (4)
Entry
First Chinese Office Action, dated Oct. 19, 2020, issued in corresponding Chinese Application No. 201910081697.2, filed Jan. 28, 2019, 10 pages.
International Search Report and Written Opinion, dated Oct. 11, 2019, issued in corresponding International Application No. PCT/CN2019/077014, filed Mar. 5, 2019, 12 pages.
Examination Report, Indian Patent Application No. 202127039043, dated May 4, 2022, 7 pages.
Extended European Search Report dated Sep. 15, 2022, issued in corresponding international Application No. 19913662, filed Mar. 5, 2019, 7 pages.
Related Publications (1)
Number Date Country
20220094268 A1 Mar 2022 US