Claims
- 1. A method for buffering a signal via a buffer circuit comprising the steps of:
- testing a performance of the buffer circuit, thereby determining one or more operational characteristics of an input circuit; and
- adjusting the input circuit in response to the one or more determined operational characteristics;
- wherein the step of testing a performance of the buffer circuit includes the steps of:
- measuring an input inversion voltage, an NMOS threshold voltage and a PMOS threshold voltage of the buffer circuit; and
- calculating a gain constant ratio .beta..sub.N /.beta..sub.P for satisfying
- V.sub.INV =(V.sub.DD +V.sub.TN *.beta..sub.N /.beta..sub.P.sup.-1/2 +V.sub.TP)/(1+(.beta..sub.N /.beta..sub.P)-1/2) for a desired value of V.sub.INV, wherein V.sub.INV is the desired input inversion voltage, V.sub.DD is a supply potential, V.sub.TN and V.sub.TP are the measured threshold voltages for one or more NMOS and PMOS type transistors within the buffer circuit, respectively, and .beta..sub.N and .beta..sub.P are transistor gain constants for the one or more NMOS and PMOS transistors within the buffer circuit, respectively.
- 2. The method of claim 1, wherein the step of adjusting the input circuit comprises adjusting a composite drive capability of a plurality of transistors within the buffer circuit.
- 3. The method of claim 2, wherein the step of adjusting the composite drive capability comprises modifying a composite channel length of the plurality of transistors.
- 4. The method of claim 2, wherein the step of adjusting the composite drive capability comprises modifying a composite channel width of the plurality of transistors.
- 5. The method of claim 1, further comprising modifying a composite transistor size within the buffer circuit to obtain the gain constant ratio .beta..sub.N /.beta..sub.P for a desired input inversion voltage V.sub.INV.
- 6. The method of claim 5 wherein the step of modifying the composite transistor size comprises adjusting a composite channel length or width of a plurality of NMOS transistors.
- 7. The method of claim 5 wherein the step of modifying the composite transistor size comprises adjusting a composite channel length or width of a plurality of PMOS transistors.
- 8. The method of claim 1 wherein a method for forming the buffer circuit for adjusting a gain constant ratio .beta..sub.N /.beta..sub.P to achieve a desired input inversion voltage V.sub.INV over processing variations comprises the steps of:
- forming the one or more NMOS transistors in parallel with each other, wherein each NMOS transistor has a source terminal coupled to a ground potential, a drain terminal coupled to an output terminal, and a gate terminal;
- forming the one or more PMOS transistors in parallel with each other, wherein each PMOS transistor has a source terminal coupled to a supply potential, a drain terminal coupled to an output terminal, and a gate terminal;
- coupling the gate terminal of at least one of the one or more NMOS transistors to the input terminal via a first fuse element which can be selectively and independently disconnected and any remaining gate terminals to the input terminal; and
- coupling the gate terminal of at least one of the one or more PMOS transistors to the input terminal via a second fuse element which can be selectively and independently disconnected and any remaining gate terminals to the input terminal,
- wherein the one or more NMOS transistors form an effective NMOS transistor having an effective device dimension which is a function of the device dimensions of the NMOS transistors collectively, and
- wherein the one or more PMOS transistors form an effective PMOS transistor having an effective device dimension which is a function of the device dimensions of the PMOS transistors collectively.
- 9. The method of claim 8, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more first fuses, thereby disconnecting NMOS transistors coupled to the disconnected one or more first fuses and thereby altering the effective device dimension of the NMOS transistors collectively.
- 10. The method of claim 8, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more second fuses, thereby disconnecting PMOS transistors coupled to the disconnected one or more second fuses and thereby altering the effective device dimension of the PMOS transistors collectively.
- 11. The method of claim 1 wherein a method for forming the adjustable buffer circuit for adjusting a gain constant ratio .beta..sub.N /.beta..sub.P to achieve a desired input inversion voltage V.sub.INV over processing variations comprises the steps of:
- forming the one or more NMOS transistors, wherein each NMOS transistor has a source terminal coupled to a ground potential, a gate terminal connected to an input terminal, and a drain terminal;
- forming the one or more PMOS transistors, wherein each PMOS transistor has a source terminal coupled to a supply potential, a gate terminal connected to the input terminal, and a drain terminal;
- coupling one or more first fuses between an output terminal and at least one or more corresponding drain terminals of the one or more NMOS transistors;
- coupling one or more second fuses between the output terminal and at least one or more corresponding drain terminals of the one or more PMOS transistors;
- coupling drain terminals of the NMOS transistors that are not coupled to one or more first fuses to the output terminal;
- coupling drain terminals of the PMOS transistors that are not coupled to one or more second fuses to the output terminal;
- wherein the one or more NMOS transistors form an effective NMOS transistor having an effective device dimension which is a function of the device dimensions of the NMOS transistors collectively, and
- wherein the one or more PMOS transistors form an effective PMOS transistor having an effective device dimension which is a function of the device dimensions of the PMOS transistors collectively.
- 12. The method of claim 11, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more first fuses, thereby disconnecting NMOS transistors coupled to the disconnected one or more first fuses and altering the effective device dimension of the NMOS transistors collectively.
- 13. The method of claim 11, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more second fuses, thereby disconnecting PMOS transistors coupled to the disconnected one or more second fuses and altering the effective device dimension of the PMOS transistors collectively.
- 14. The method of claim 1 wherein a method for forming the adjustable buffer circuit for adjusting a gain constant ratio .beta..sub.N /.beta..sub.P to achieve a desired input inversion voltage V.sub.INV over processing variations comprises the steps of:
- forming the one or more NMOS transistors, wherein each NMOS transistor has a source terminal coupled to a ground potential, a gate terminal connected to an input terminal, and a drain terminal;
- forming the one or more PMOS transistors, wherein each PMOS transistor has a source terminal coupled to a supply potential, a gate terminal connected to the input terminal, and a drain terminal;
- coupling one or more first fuses between an output terminal and at least one or more corresponding drain terminals of the one or more NMOS transistors;
- coupling one or more second fuses between the output terminal and at least one or more corresponding drain terminals of the one or more PMOS transistors;
- coupling drain terminals of the NMOS transistors that are not coupled to one or more first fuses to the output terminal;
- coupling drain terminals of the PMOS transistors that are not coupled to one or more second fuses to the output terminal;
- wherein the one or more NMOS transistors form an effective NMOS transistor having an effective device dimension which is a function of the device dimensions of the NMOS transistors collectively, and
- wherein the one or more PMOS transistors form an effective PMOS transistor having an effective device dimension which is a function of the device dimensions of the PMOS transistors collectively.
- 15. The method of claim 14, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more first fuses, thereby disconnecting NMOS transistors coupled to the disconnected one or more first fuses and thereby altering the effective device dimension of the NMOS transistors collectively.
- 16. The method of claim 14, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more second fuses, thereby disconnecting PMOS transistors coupled to the disconnected one or more second fuses and thereby altering the effective device dimension of the PMOS transistors collectively.
- 17. The method of claim 1 wherein a method for forming the adjustable buffer circuit for adjusting a gain constant ratio .beta..sub.N /.beta..sub.P to achieve a desired input inversion voltage V.sub.INV over processing variations comprises the steps of:
- forming the one or more NMOS transistors, wherein each NMOS transistor has a source terminal coupled to a ground potential, a gate terminal connected to an input terminal, and a drain terminal;
- forming the one or more PMOS transistors, wherein each PMOS transistor has a source terminal coupled to a supply potential, a gate terminal connected to the input terminal, and a drain terminal;
- coupling the drain terminals of the one or more NMOS transistors together via a plurality of first fuses, wherein a junction between each first fuse connects to a corresponding drain terminal;
- coupling the drain terminals of the one or more PMOS transistors together via a plurality of second fuses, wherein a junction between each second fuse connects to a corresponding drain terminal;
- wherein the one or more NMOS transistors form an effective NMOS transistor having an effective device dimension which is a function of the device dimensions of the NMOS transistors collectively, and
- wherein the one or more PMOS transistors form an effective PMOS transistor having an effective device dimension which is a function of the device dimensions of the PMOS transistors collectively.
- 18. The method of claim 17, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one of the first fuses, thereby disconnecting one or more NMOS transistors from the effective NMOS transistor, thereby altering the effective device dimension of the NMOS transistors collectively.
- 19. The method of claim 17, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one of the second fuses, thereby disconnecting one or more PMOS transistors from the effective PMOS transistor, thereby altering the effective device dimension of the PMOS transistors collectively.
- 20. The method of claim 1 wherein a method for forming the adjustable buffer circuit for adjusting a gain constant ratio .beta..sub.N /.beta..sub.P to achieve a desired input inversion voltage V.sub.INV over processing variations comprises the steps of:
- forming the one or more NMOS transistors in series, wherein one or more of the NMOS transistors has a first fuse coupled between a drain terminal and a ground potential and a gate terminal connected to an input terminal;
- forming the one or more PMOS transistors in series, wherein one or more of the PMOS transistors has a second fuse coupled between a drain terminal and a supply potential and a gate terminal connected to an input terminal;
- wherein the one or more series connected NMOS transistors form an effective NMOS transistor having an effective device dimension which is a function of the device dimensions of the NMOS transistors collectively, and
- wherein the one or more series connected PMOS transistors form an effective PMOS transistor having an effective device dimension which is a function of the device dimensions of the PMOS transistors collectively.
- 21. The method of claim 20, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more of the first fuses, thereby altering the effective device dimension of the NMOS transistors collectively.
- 22. The method of claim 20, further comprising adjusting the gain constant ratio .beta..sub.N /.beta..sub.P by selectively disconnecting one or more of the second fuses, thereby altering the effective device dimension of the PMOS transistors collectively.
- 23. The method of claim 1, further comprising a plurality of fuses, wherein at least one of the plurality fuses is connected and/or disconnected to adjust the characteristics of the input circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-178365 |
Jul 1993 |
JPX |
|
Parent Case Info
This application is a file wrapper continuation of application Ser. No. 08/277,346, filed Jul. 19, 1994, now abandoned.
US Referenced Citations (22)
Foreign Referenced Citations (3)
Number |
Date |
Country |
58-196726 |
Nov 1983 |
JPX |
58-196725 |
Nov 1983 |
JPX |
64-57491 |
Mar 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Sedra & Smith, Microelectronic Circuits, Chap. 13 1991 Saunders College Publishing, Philadelphia. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
277346 |
Jul 1994 |
|