The present invention relates generally to image sensing, and more particularly, to a buffering circuit for buffering sensed signals of pixel circuits and related image sensor.
Typically, sensed signals generated by pixel circuits are read by a readout circuit. Before a sensed signal is read by the readout circuit, a buffering circuit is employed for buffering the sensed signal. Please refer to
In order to address the above-mentioned problems, it is one object of the present invention to provide a buffering circuit for buffering sensed signals of pixel circuits. The buffering circuit of the present invention includes a common-source amplifier. With the common-source amplifier, changes in the sensed signal can be effectively enlarged, thereby to reflect the illumination condition better. In view of this, the present invention substantially leads to an improvement on the sensitivity of the pixel circuit.
According to embodiment, a buffering circuit that is arranged to buffer a sensed signal of a pixel circuit is provided. The buffering circuit comprises: an amplifying circuit, a first switching unit and a capacitor. A control terminal of the amplifying circuit is coupled to an output terminal of the pixel circuit, a first terminal of the amplifying circuit is arranged to output a buffered sensed signal, and a second terminal of the amplifying circuit is coupled to a reference voltage. The first switching unit has a first terminal and a second terminal. The first terminal of the first switching unit is coupled to the control terminal of the amplifying circuit and the second terminal of first switching unit is coupled to the first terminal of the amplifying circuit. The capacitor has a first terminal and a second terminal. The first terminal of the capacitor is coupled to the control terminal of the amplifying circuit. The second terminal of the capacitor is coupled to the first terminal of the amplifying circuit. Additionally, the first switching unit is arranged to turn on during a first stage and turn off during a second stage. The amplifying circuit is arranged to generate the buffered sensed signal during the second stage.
According to embodiment, an image sensor is provided. The image sensor comprises a pixel circuit array and at least one buffering circuit. The pixel circuit array has a plurality of pixel circuits. The at least one buffering circuit is arranged to buffer a sensed signal of at least one of the plurality of pixel circuits. The at least one buffering circuit comprises: an amplifying circuit, a first switching unit and a capacitor. A control terminal of the amplifying circuit is coupled to an output terminal of the pixel circuit, a first terminal of the amplifying circuit is arranged to output a buffered sensed signal, and a second terminal of the amplifying circuit is coupled to a reference voltage. The first switching unit has a first terminal and a second terminal. The first terminal of the first switching unit is coupled to the control terminal of the amplifying circuit and the second terminal of first switching unit is coupled to the first terminal of the amplifying circuit. The capacitor has a first terminal and a second terminal. The first terminal of the capacitor is coupled to the control terminal of the amplifying circuit. The second terminal of the capacitor is coupled to the first terminal of the amplifying circuit. Additionally, the first switching unit is arranged to turn on during a first stage and turn off during a second stage. The amplifying circuit is arranged to generate the buffered sensed signal during the second stage.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Certain terms are used throughout the following descriptions and claims to refer to particular system components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not differ in functionality. In the following discussion and in the claims, the terms “include”, “including”, “comprise”, and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . ” The terms “couple” and “coupled” are intended to mean either an indirect or a direct electrical connection. Thus, if a first device couples to a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.
Different features of the present invention are detailed as below in reference to the figures, and for convenience of explanation, the same elements in separate figures are indicated by the same reference numerals. Moreover, reference throughout this specification to “one embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present embodiments. Thus, appearances of the phrases “in one embodiment”, in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or sub-combinations in one or more embodiments or examples.
Please refer to
Although the amplifying circuit 121 of
In one embodiment, the capacitor C_GD could implemented by parasitic capacitances between the control terminal C and the first terminal E1 of the amplifying circuit 121. In the embodiment of
An advantage of the present invention is that the amplifying circuit in the buffering circuit is implemented based on a common-source amplifier rather than a common-drain amplifier generally used in the conventional architecture. In one embodiment, as the common-source amplifier has a greater voltage gain than the common-drain amplifier, the buffering circuit of the present invention could effectively enlarge the sensed signal outputted by the pixel circuit. On the other hand, the change in the buffered sensed signal is in inversely proportional to the amount of the parasitic capacitance C_S in the conventional architecture. Therefore, it is necessary to scale down the parasitic capacitance C_S if the sensed signal needs to be enlarged. However, scaling down the parasitic capacitance C_S also needs to scale down the size of the photo detecting element, which will inevitably lead to degradation of the sensitivity of the pixel circuit. In the present invention, the existence of the capacitor C_GD could exclude the influence of the parasitic capacitance C_S. That is, the change in the buffered sensed signal will become in inversely proportional to the amount of the capacitance of the capacitor C_GD. As the amount of the capacitance of the capacitor C_GD is not associated with the size of the photo detecting element, scaling down the capacitance of the capacitor C_GD will not affect the sensitivity of the pixel circuit. In other words, the present invention could effectively enlarge the change in the sensed signal without degrading the sensitivity of the pixel circuit, such that the following processing circuit could grasp the illumination condition more easily. Thus, the buffering circuit of the present invention could substantially lead to an improvement on the performance of the image sensor.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201910886637.8 | Sep 2019 | CN | national |
This application claims the benefit of U.S. Provisional Application No. 62/816,956, filed on Mar. 12, 2019. The entire contents of the related applications are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
62816956 | Mar 2019 | US |