S. Bozorgui-Nesbat, et al. "Lower Overhead Design for Testability of Programmable Logic Arrays," IEEE 1984 International Design Test Conference, (publication of papers) pp. 856-865. |
H. Fujiwara, et al. "A Low Overhead, High Coverage, Built-in, Self-Test PLA Design," VLSI Design Laboratory, Dept. of Electrical Engineering, McGill University, Report No. 84.13, 1984. |
R. Truer, et al. "An Implementation of a New, Built-in, Self-Test PLA Design," VLSI Design Laboratory, Dept. of Electrical Engineering, McGill University, Report No. 84.14, 1984. |