Claims
- 1. An apparatus comprising:
a bus including at least one line; and a circuit coupled to the bus and to receive a clock signal for the bus, the clock signal having a rising edge and a falling edge during use, wherein the circuit is configured to precharge the at least one line during at least a portion of a first interval of a period of the clock signal, the first interval being between an occurrence of a first edge of the rising edge or the falling edge and an occurrence of a second edge of the rising edge or the falling edge, and wherein a transfer occurs on the bus during a second interval of the period, the second interval exclusive of the first interval.
- 2. The apparatus as recited in claim 1 wherein the first edge is the rising edge and the second edge is the falling edge.
- 3. The apparatus as recited in claim 1 wherein the first edge is the falling edge and the second edge is the rising edge.
- 4. The apparatus as recited in claim 1 wherein the circuit comprises two or more transistors coupled to the line at different locations along the length of the line.
- 5. The apparatus as recited in claim 4 wherein a gate terminal of each of the transistors is coupled to receive the clock signal.
- 6. The apparatus as recited in claim 4 wherein a gate terminal of each of the transistors is coupled to receive a signal generated by a second circuit responsive to the clock signal.
- 7. The apparatus as recited in claim 4 wherein the transistors are PMOS transistors.
- 8. The apparatus as recited in claim 1 wherein the circuit precharges the at least one line to a high voltage.
- 9. The apparatus as recited in claim 1 wherein the circuit precharges the at least one line to a low voltage.
- 10. The apparatus as recited in claim 1 wherein the at least one line is one of a differential pair of lines corresponding to a signal on the bus.
- 11. The apparatus as recited in claim 1 wherein said bus comprises an address bus and a data bus.
- 12. The apparatus as recited in claim 11 wherein the bus further comprises response lines carrying signals for maintaining coherency in response to transactions on the bus.
- 13. The apparatus as recited in claim 11 wherein the bus further comprises arbitration lines.
- 14. The apparatus as recited in claim 1 wherein the clock signal defines a clock cycle, and wherein the second interval occurs earlier in the clock cycle than the first interval.
- 15. A method comprising:
precharging at least one line of a bus during at least a portion of a first interval of a period of a clock signal for the bus, the clock signal having a rising edge and a falling edge during use, the first interval being between an occurrence of a first edge of the rising edge or the falling edge and an occurrence of a second edge of the rising edge or the falling edge; and transferring on the bus during a second interval of the period, the second interval exclusive of the first interval.
- 16. The method as recited in claim 15 wherein the first edge is the rising edge and the second edge is the falling edge.
- 17. The method as recited in claim 15 wherein the first edge is the falling edge and the second edge is the rising edge.
- 18. The method as recited in claim 15 wherein the precharging comprises precharging the at least one line to a high voltage.
- 19. The method as recited in claim 15 wherein the precharging comprises precharging the at least one line to a low voltage.
- 20. The method as recited in claim 15 wherein the at least one line is one of a differential pair of lines corresponding to a signal on the bus.
- 21. The method as recited in claim 15 wherein the clock signal defines a clock cycle, and wherein the second interval occurs earlier in the clock cycle than the first interval.
Parent Case Info
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/680,523, filed Oct. 6, 2000.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09680523 |
Oct 2000 |
US |
Child |
09858778 |
May 2001 |
US |