Claims
- 1. A data processing system comprising:
- a processor;
- a processor bus coupled to said processor, said processor bus comprising a data bus, an address bus and a control bus;
- a main memory;
- a memory bus coupled to said main memory, said memory bus comprising a data bus, an address bus and a control bus;
- a device;
- a system bus coupled to said device, said system bus comprising a data bus, an address bus and a control bus; and
- a three-way connection controller coupled to said processor bus, said memory bus and said system bus, said three-way controller controlling data transfer among said processor, said main memory and said device, and for executing arbitration control by outputting a grant signal via a grant line granting said bus mastership of said system bus to said device,
- wherein said three-way connection controller controls
- said data bus of said system bus to selectively inhibit latching of data on said system bus of first data being latched for transfer on said processor bus and said memory bus during transferring of said first data between said processor and said main memory,
- said data bus of said processor bus to selectively inhibit latching of data on said processor bus of second data being latched for transfer on said memory bus and said system bus during transferring of said second data between said memory and said device, and
- said data bus of said memory bus to selectively inhibit latching of data on said memory bus of third data being latched for transfer on said processor bus and said system bus during transferring of said third data between said processor and said device.
- 2. The information processing system according to claim 1, wherein at least one of said processor bus, said memory bus and said system bus is an address/data multiplexed bus.
- 3. The information processing system according to claim 1, wherein at least one of said processor bus, said memory bus and said system bus is an address/data multiplexed bus.
- 4. The data processing system according to claim 1, wherein said grant line is connected to said three-way connection controller and said control bus of said system bus, said grant line for transferring a grant signal from said three-way connection controller to said device via said control bus of said system bus.
- 5. A data processing system comprising:
- a processor;
- a processor bus coupled to said processor, said processor bus comprising a data bus, an address bus and a control bus;
- a main memory;
- a memory bus coupled to said main memory, said memory bus comprising a data bus, an address bus and a control bus;
- a device;
- a system bus coupled to said device, said system bus comprising a data bus, an address bus and a control bus; and
- a three-way connection controller coupled to said processor bus, and said memory bus and said system bus, said three-way controller controlling data transfer among said processor, said main memory and said device, and for executing arbitration control by outputting a grant signal via a grant line granting said bus mastership of said system bus to said device,
- wherein said three-way connection controller controls said data bus of said system bus to selectively disable data placement on said system bus of data being enabled for transfer on said processor bus and said memory bus during transferring of data between said processor and said memory, while selectively enabling transfer of other data on said system bus.
- 6. A data processing system comprising:
- a processor;
- a processor bus coupled to said processor, said processor bus comprising a data bus, an address bus and a control bus;
- a main memory;
- a memory bus coupled to said main memory, said memory bus comprising a data bus, an address bus and a control bus;
- a device;
- a system bus coupled to said device, said system bus comprising a data bus, an address bus and a control bus; and
- a three-way connection controller coupled to said processor bus, and said memory bus and said system bus, said three-way controller controlling data transfer among said processor, said main memory and said device, and for executing arbitration control by outputting a grant signal via a grant line granting said bus mastership of said system bus to said device,
- wherein said three-way connection controller controls said data bus of said memory bus to selectively disable data placement on said memory bus of data being enabled for transfer on said processor bus and said system bus during transferring of said data between said processor and said device.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-144301 |
Jun 1990 |
JPX |
|
3-105536 |
May 1991 |
JPX |
|
Parent Case Info
This application is a continuation application of U.S. Ser. No. 08/449,088, filed May 24, 1995; U.S. Pat. No. 5,668,956 which was a continuation application of U.S. Ser. No. 08/311,893, filed Sep. 26, 1994, now U.S. Pat. No. 5,483,642; which was a continuation application of U.S. Ser. No. 07/705,701, filed May 23, 1991, now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0141302-A2 |
May 1985 |
EPX |
0191939-A1 |
Aug 1986 |
EPX |
Non-Patent Literature Citations (3)
Entry |
Glass, "Inside EISA", BYTE, V. 14, No. 12, Nov. 1989, pp. 417-425. |
Baran, "EISA Arrives", BYTE, V. 14, No. 12, Nov. 1989, pp. 93-98. |
"The Surging RISC", Nikkei Electronics, No. 474, May 29, 1989, pp. 106-119. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
449088 |
May 1995 |
|
Parent |
311893 |
Sep 1994 |
|
Parent |
705701 |
May 1991 |
|