Claims
- 1. A video circuit input stage comprising:
a coupling capacitor (102) for receiving a video signal; a variable gain amplifier (206) and an analog-to-digital converter (207), electrically coupled to the coupling capacitor, for sampling the video signal; and an analog regulating circuit (220), enabled upon reception of a reference signal at the beginning of each line synchronization, the analog regulating circuit having
a first input electrically coupled to an output of the variable gain amplifier (206) for receiving an output voltage therefrom, a second input for receiving a clamp voltage reference (CVR), and an output, electrically coupled to the coupling capacitor, for providing a charging current for charging the coupling capacitor (102) to precisely set an input voltage of the received video signal.
- 2. The video circuit input stage of claim 1, wherein the analog regulating circuit includes a voltage-current converter for providing a charging current according to a potential difference existing between the first and second inputs.
- 3. The video circuit input stage of claim 2, further comprising:
a digital processing unit (260), electrically coupled to the analog-to-digital converter, for receiving samples generated by the analog-to-digital converter, the digital processing unit (260) controlling the clamp voltage reference (CVR) provided to the second input of the voltage-current converter.
- 4. The video circuit input stage of claim 3, further comprising:
a differential converter (106) allowing transmission of the video signal on two channels in opposing phase, centered on the common mode potential, and wherein the variable gain amplifier (206) and the analog-to-digital converter (207) comprise differential circuit structure.
- 5. The video circuit input stage of claim 4, wherein the differential converter comprises a first operational amplifier (350) assembled as a cascade circuit, driving an inverter stage comprising a second operational amplifier (360) mounted as an inverter with a first resistor (361) connected between an output of the first operational amplifier and a negative input of the second operational amplifier, and a second resistor (362) connecting the negative input with an output of the second operational amplifier, the outputs of the first and second operational amplifiers providing the two differential channels in opposing phase.
- 6. The video circuit input stage of claim 4, wherein the differential converter comprises a first differential amplifier (310) having a first—positive-input (301) receiving the video signal to be processed and a second—negative-input, the first differential amplifier comprising a first output OUT P electrically coupled to the second input and a second output OUT N in opposing phase to the first output OUT P, both outputs OUT N and OUT P being electrically coupled by a resistive bridge comprising a first and a second resistor in series, the first differential amplifier being controlled by a second amplifier having a first input receiving a desired voltage and a second input electrically coupled to the midpoint of the resistive bridge.
- 7. The video circuit input stage of claim 4, wherein the differential converter comprises a differential amplifier circuit having two input electrodes (IN N, P), two output electrodes (OUT N, OUT P), and including:
a first stage comprising a first and second transistor (401, 402) of identical polarity and mounted as a differential amplifier, the first and second transistors being supplied by first and second mirror current sources (404, 406) respectively, the current of which being controlled by a control circuit managing common mode (410, 411, 408, 409) and having two inputs receiving a clamp value Vcm and the potential of an electrode which is representative of the common mode potential of the outputs (OUT N, OUT P), respectively; and a second Miller gain stage having outputs connected to the output electrodes (OUT N, OUT P), the second stage comprising a third and a fourth transistor (405, 407) of opposite type from the first and second transistors, and having inputs that receive output signals from the first stage.
- 8. The video circuit input stage according to claim 7, wherein the first, second, third, and fourth transistors are NMOS, NMOS, PMOS and PMOS-type transistors, respectively, and in that the Miller gain stage comprises two PMOS-type transistors assembled as a common source and their drains are connected to the outputs OUT N and OUT P respectively, and their grids are respectively connected so as to receive the corresponding output signal of the first stage.
- 9. The video circuit input stage according to claim 7, wherein the differential converter comprises a fifth PMOS-type transistor and a sixth PMOS-type transistor (404, 405) for realizing the first and second power sources supplying first and second transistors (401, 402) of the differential pair, respectively, the fifth and sixth transistors being mounted as a common source and each having a drain which is connected to the corresponding drain of one of the first and second transistors of the differential pair, and further having a grid which is controlled by the common mode management circuit.
- 10. A video signal receiver device, comprising:
a coupling capacitor (102) for receiving a video signal; a variable gain amplifier (206) and an analog-to-digital converter (207), electrically coupled to the coupling capacitor, for sampling the received video signal; and an analog regulating circuit (220), enabled upon reception of a reference signal, the analog regulating circuit having
a first input electrically coupled to an output of the variable gain amplifier (206) for receiving an output voltage therefrom, a second input for receiving a clamp voltage reference (CVR), and an output, electrically coupled to the coupling capacitor, for providing a charging current for charging the coupling capacitor (102) to precisely set an input voltage of the received video signal.
- 11. The device of claim 10, wherein the analog regulating circuit includes a voltage-current converter for providing a charging current according to a potential difference existing between the first and second inputs.
- 12. The device of claim 11, further comprising:
a digital processing unit (260), electrically coupled to the analog-to-digital converter, for receiving samples generated by the analog-to-digital converter, the digital processing unit (260) controlling the clamp voltage reference (CVR) provided to the second input of the voltage-current converter.
- 13. The device of claim 12, further comprising:
a differential converter (106) allowing transmission of the video signal on two channels in opposing phase, centered on the common mode potential, and wherein the variable gain amplifier (206) and the analog-to-digital converter (207) comprise differential circuit structure.
- 14. The device of claim 13, wherein the differential converter comprises a first operational amplifier (350) assembled as a cascade circuit, driving an inverter stage comprising a second operational amplifier (360) mounted as an inverter with a first resistor (361) connected between an output of the first operational amplifier and a negative input of the second operational amplifier, and a second resistor (362) connecting the negative input with an output of the second operational amplifier, the outputs of the first and second operational amplifiers providing the two differential channels in opposing phase.
- 15. The device of claim 13, wherein the differential converter comprises a first differential amplifier (310) having a first—positive-input (301) receiving the video signal to be processed and a second—negative-input, the first differential amplifier comprising a first output OUT P electrically coupled to the second input and a second output OUT N in opposing phase to the first output OUT P, both outputs OUT N and OUT P being electrically coupled by a resistive bridge comprising a first and a second resistor in series, the first differential amplifier being controlled by a second amplifier having a first input receiving a desired voltage and a second input electrically coupled to the midpoint of the resistive bridge.
- 16. The device of claim 13, wherein the differential converter comprises a differential amplifier circuit having two input electrodes (IN N, P), two output electrodes (OUT N, OUT P), and including:
a first stage comprising a first and second transistor (401, 402) of identical polarity and mounted as a differential amplifier, the first and second transistors being supplied by first and second mirror current sources (404, 406) respectively, the current of which being controlled by a control circuit managing common mode (410, 411, 408, 409) and having two inputs receiving a clamp value Vcm and the potential of an electrode which is representative of the common mode potential of the outputs (OUT N, OUT P), respectively; and a second Miller gain stage having outputs connected to the output electrodes (OUT N, OUT P), the second stage comprising a third and a fourth transistor (405, 407) of opposite type from the first and second transistors, and having inputs that receive output signals from the first stage.
- 17. The device according to claim 16, wherein the first, second, third, and fourth transistors are NMOS, NMOS, PMOS and PMOS-type transistors, respectively, and in that the Miller gain stage comprises two PMOS-type transistors assembled as a common source and their drains are connected to the outputs OUT N and OUT P respectively, and their grids are respectively connected so as to receive the corresponding output signal of the first stage.
- 18. The device according to claim 16, wherein the differential converter comprises a fifth PMOS-type transistor and a sixth PMOS-type transistor (404, 405) for realizing the first and second power sources supplying first and second transistors (401, 402) of the differential pair, respectively, the fifth and sixth transistors being mounted as a common source and each having a drain which is connected to the corresponding drain of one of the first and second transistors of the differential pair, and further having a grid which is controlled by the common mode management circuit.
- 19. A method of receiving a video signal, comprising:
receiving a video signal; capacitively coupling the video signal via a coupling capacitor; sampling the capacitively coupled video signal; and in response to a reference signal, comparing the sampled video signal to a reference voltage and setting a charging current of the coupling capacitor to precisely set an input voltage level of the received and capacitively coupled video signal.
- 20. The method of claim 19, wherein the reference voltage is adjusted based on the sampled video signal to precisely set the voltage level of the received and capacitively coupled video signal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
01 14921 |
Nov 2001 |
FR |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is based upon and claims priority from prior French Patent Application No. 01 14921, filed on Nov. 19, 2001, the entire disclosure of which is herein incorporated by reference.