Claims
- 1. An M-bit interpolating, folding analog-to-digital converter (ADC) circuit, comprising:
a reference voltage generator that outputs a plurality of first reference voltage signals based on an analog input signal; a converter having an amplifier, which receives at least one of said plurality of first reference voltage signals and outputs a plurality of coarse bits and N-number of folding blocks, each folding block comprising
a plurality of capacitors, each having a first lead coupled to one of said plurality of first reference voltage signals, a differential amplifier having a first differential input coupled to a second lead of each of said plurality of capacitors, a second differential input coupled to a second reference voltage, and first and second differential outputs that output a folded signal, and a feedback element having a first feedback lead coupled to at least one of said first and second differential outputs and a second feedback lead coupled to said first differential amplifier input; an interpolator that receives each of said folded signals form said N-number of folding blocks and outputs M times N number of interpolated outputs, and a comparator that assigns one of a binary 1 and a binary 0 to each of said interpolated outputs, and outputs said binary 1s to said amplifier and said binary 0s as fine bits to an encoder, or outputs said binary 0s to said flash ADC amplifier and said binary 1s as said fine bits to said encoder; wherein said encoder receives said coarse bits and said fine bits and outputs M number of bits, where M equals the sum of said coarse bits and said fine bits.
- 2. The circuit of claim 1, wherein said plurality of capacitors of said N-number of folding blocks each comprising a switched capacitor.
- 3. The circuit of claim 1, wherein said feedback element is a capacitor.
- 4. The circuit of claim 3, wherein said plurality of capacitors is X capacitors, each having a capacitance equal to Y, and said feedback element capacitor has a capacitance value equal to X times Y.
- 5. The circuit of claim 1, wherein said feedback element is a field effect transistor.
- 6. The circuit of claim 1, wherein said plurality of capacitors of said N-number of folding blocks each has an equal value capacitance.
- 7. The circuit of claim 1, wherein said folding block is a primary folding block.
- 8. The circuit of claim 1, wherein said feedback element is an integrator.
- 9. The circuit of claim 1, wherein said feedback element is a filter.
- 10. The circuit of claim 1, further comprising a capacitor having a first lead coupled to said second lead of each of said plurality of capacitors and a second lead coupled to said first differential input of said differential amplifier.
- 11. The circuit of claim 1, wherein said converter having an amplifier that receives at least one of said plurality of first reference voltage signals and outputs a plurality of coarse bits, further comprises a cascaded folding structure.
- 12. The circuit of claim 11, wherein said cascaded folding structure comprises at least one of said primary folding blocks that receives at least one of said plurality of first reference voltage signals and outputs a primary folded signal.
- 13. A method for converting an analog input signal to a digital M-bit folded/interpolated digital output signal, comprising the steps of:
generating the plurality of first reference analog voltage signals based on the analog input signal; converting at least one of the plurality of first reference analog signals to a plurality of coarse bits using an amplifier; converting at least one of the plurality of first reference voltage signals to a plurality of folded signals; interpolating each of the plurality of folded signals to output a plurality of M times interpolated signals; comparing each of the plurality of M times interpolated signals with a predetermined second reference voltage; assigning one of binary 1 and binary 0 to each of the plurality of M times interpolated signals; passing the binary 1's to the amplifier and the binary 0's as fine bits to an encoder or passing the binary 0's to said amplifier and the binary 1's as fine bits to an encoder, and encoding the fine bits and coarse bits to output the digital M-bit folded/interpolated digital output signals.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/267,686, filed Feb. 9, 2001, which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60267686 |
Feb 2001 |
US |