Claims
- 1. A capacitive load drive circuit using a voltage follower in which an SEPP (single-ended push-pull) circuit is connected to an output of a differential amplifier and an output of said SEPP circuit is fed back to an inverting input of said differential amplifier, wherein a non-inverting input of the differential amplifier receives an input signal for the capacitive load drive circuit, wherein the sum of on-voltage values of two bipolar transistors (or two FETs) included in said SEPP circuit is larger than zero, bases (or gates) of said two bipolar transistors (or two FETs) being directly connected together, and wherein said capacitive load drive circuit comprises a current limit circuit provided between the collector of at least one of said two bipolar transistors (or the drain of at least one of said two FETs) and a positive or negative power supply, and wherein a constant current source is provided between an output terminal of said SEPP circuit and the positive or negative power supply.
- 2. A capacitive load drive circuit for driving a capacitive load, comprising:
- (a) a differential amplifier comprising a positive input terminal, to which an input signal voltage is inputted, and an inverse input terminal, wherein an output signal voltage of the differential amplifier increases as a voltage applied to said positive input terminal increases, and the output signal voltage decreases as a voltage applied to said inverse input terminal increases;
- (b) a source follower circuit including an FET (field effect transistor) having a gate terminal to which said output signal voltage of said differential amplifier is inputted, wherein a drain terminal of said FET is connected to a voltage source, and wherein a source terminal of said FET is connected to said capacitive load to be driven, to said inverse input terminal of said differential amplifier, and to a first current source for letting a bias current flow into said FET at a stationary state, said first current source being connected to said capacitive load, wherein the capacitive load is charged through the operation of the differential amplifier and the source follower circuit;
- (c) a second current source for promoting discharge of said capacitive load, said second current source being selectively connected in parallel to said first current source by a switch;
- (d) control means for controlling an ON/OFF state of said switch to selectively connect said capacitive load to said second current source.
- 3. A capacitive load drive circuit according to claim 2, wherein said control means is coupled to receive a signal, which is independent of said input signal voltage, for controlling said switch, and wherein an output signal voltage of said source follower circuit changes in accordance with said input signal voltage.
- 4. A capacitive load drive circuit according to claim 2, wherein said control means controls said switch on the basis of a difference in magnitude between the input signal voltage of said differential amplifier and an output signal voltage of said source follower circuit, wherein said output signal voltage changes in accordance with said input signal voltage.
- 5. A capacitive load drive circuit for driving a capacitive load, comprising:
- (a) a differential amplifier comprising first and second FETs (field effect transistors), source terminals of which are connected with each other and connected to a first current source for letting a bias current flow into said FETs at a stationary state, wherein a drain terminal of said first FET is connected to a voltage source, a drain terminal of said second FET is connected to said voltage source via a load, an input signal voltage is inputted to a gate terminal of said first FET, and the drain terminal and a gate terminal of said second FET are connected with each other and connected to the capacitive load to be driven, wherein the capacitive load is charged through the operation of the differential amplifier;
- (b) a second current source for promoting discharge of said capacitive load, said second current source being selectively connected to source terminals of said first and second FETs in parallel to said first current source by a switch;
- (c) control means for controlling an ON/OFF state of said switch which selectively connects said second current source to source terminals of said first and second FETs.
- 6. A capacitive load drive circuit according to claim 5, wherein said first FET is directly connected to said voltage source.
- 7. A capacitive load drive circuit according to claim 5, wherein said first FET is connected to said voltage source via a load.
- 8. A capacitive load drive circuit comprising a plurality of output buffer units and a current limit circuit, wherein each of said plurality of output buffer units comprises a voltage follower in which an SEPP (single-ended push-pull) circuit which includes two bipolar transistors (or two FETs) is connected to an output of a differential amplifier and an output of said SEPP circuit is fed back to an inverting input of said differential amplifier, wherein a non-inverting input of said differential amplifier receives an input signal for said capacitive load drive circuit, wherein the sum of on-voltage values of two bipolar transistors (or two FETs) included in said SEPP circuit is larger than zero, wherein bases (or gates) of said bipolar transistors (or said FETs) are directly connected together, wherein a constant current source is provided between an output terminal of said SEPP circuit and a positive or negative power supply, and wherein said current limit circuit is provided between respective collectors of at least one of said two bipolar transistors (or respective drains of at least one of said two FETs) and the positive or negative power supply, and wherein said current limit circuit is shared by a plurality of output buffer units.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-146854 |
Jun 1987 |
JPX |
|
62-243705 |
Sep 1987 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 206,037, filed on Jun. 13, 1988, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0059864 |
May 1979 |
JPX |
8502955 |
Jul 1985 |
WOX |
Non-Patent Literature Citations (3)
Entry |
Pricer, "Combination Driver for High Cap," IBM Tech. Bulletin, vol. 27, No. 4A, Sep. 84, pp. 1974-1975. |
Yamai et al., Integrated Circuits Engineering, Corona Publishing, 1979, p. 77. |
Yojiro, "Linear IC Practical Circuits Manual", Radio Gijutsu Sha, Japan, 1980, p. 105. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
206037 |
Jun 1988 |
|