1. Field of the Invention
The present invention relates to a driving circuit and a driving method for driving a capacitive load, and particularly relates to a driving circuit and a driving method for a liquid crystal display device which circuit and method are for driving a capacitive load of a liquid crystal display panel or the like.
2. Description of the Related Art
Thin flat panels have been further increasing in size in the current developments. Such developments are likely to continue especially in the field of television, as can be seen from the fact that even liquid crystal panels have been produced in the size of 50 inches or larger. However, a further increase in the load on a data line of a thin film transistor (TFT) along with the increase in size of liquid crystal panels leads to a problem that data cannot be written to the data lines up to their farthest ends within one horizontal period (1H period). In order to solve the problem, conventionally taken have been measures (called a “dual bank drive” system), in which source drivers (horizontal drivers) are respectively arranged on an upper side and a lower side of the liquid crystal panel and are driven simultaneously. However, in the dual bank drive system, a required number of the source drivers is doubled, and the cost is increased considerably as a result. In view of the problems, various improvements have been made in order to surely write the data to a drain line at the farthest end while employing a single bank drive system, in which a source driver is arranged to only either an upper side or a lower side of a liquid crystal panel.
The liquid crystal panel 1 has an active matrix drive system in which a TFT is used as a switch element. In the liquid crystal panel 1, pixels are respectively formed of regions encompassed by n (n is a natural number) scan electrodes (gate lines) 61 to 6n provided in the row direction at predetermined intervals and m (m is a natural number) data electrodes (source lines) 71 to 7m provided in the column direction at predetermined intervals. Accordingly, the number of pixels of the entire display screen is n×m. Each pixel of the liquid crystal panel 1 includes a liquid crystal capacitor 8 as an equivalent of a capacitive load, a common electrode 9, and a TFT 10 which drives the liquid crystal capacitor 8.
When the liquid crystal panel 1 is driven, a common voltage Vcom is applied to the common electrode 9. In this state, analog data signals generated on the basis of digital image data are applied to the data electrodes 71 to 7m. Further, gate pulses generated on the basis of a horizontal synchronization signal, a vertical synchronization signal, and the like are applied to the scan electrodes 61 to 6n. Accordingly, a character, an image, or the like is displayed on the display screen of the liquid crystal panel 1. In the case of a color display, an analog red data signal, a green data signal, and a blue data signal are generated respectively on the basis of red data, green data, and blue data of digital image data, and are respectively applied to the corresponding data electrodes. Description on the color display is omitted herein, since the only differences are that an information amount and the number of circuits are tripled, which is not directly related to the operation.
The control circuit 2 is configured of, for example, an application specific integrated circuit (ASIC), and is externally supplied with a dot clock signal, the horizontal synchronization signal, the vertical synchronization signal, a data enable signal, and the like. On the basis of these input signals, the control circuit 2 generates a strobe signal, a clock signal, a horizontal scan pulse signal, a polar signal, a vertical scan pulse signal, and the like, and supplies the generated signals to the source driver 4 and the gate driver 5. The strobe signal has the same cycle as that of the horizontal synchronization signal. The clock signal synchronizes with the dot clock signal at the same or a different frequency. The clock signal is used for generating a sampling pulse from the horizontal scan pulse signal in a shift register included in the source driver 4, and the like. The horizontal scan pulse signal has the same cycle as that of the horizontal synchronization signal, and is delayed by several cycles of the clock signal from the strobe signal. The polar signal is reversed for each horizontal period, i.e., for each line, for an alternating-current (AC) drive of the liquid crystal panel 1. Note that the polar signal is also reversed for each vertical synchronization period. The vertical scan pulse signal has the same cycle as that of the vertical synchronization signal.
The gate driver 5 sequentially generates the gate pulses in synchronization with the timing of the vertical scan pulse signal supplied from the control circuit 2. The gate driver 5 sequentially applies the generated gate pulses to the corresponding scan electrodes 61 to 6n of the liquid crystal panel 1.
The grayscale power supply circuit 3 includes multiple resistors, which are connected between a reference voltage and a ground by a cascade connection, and multiple voltage followers, each of which is connected to a connection point of the adjacent resistor at its input terminal. The grayscale power supply circuit 3 amplifies and buffers a grayscale voltage at the connection point of the adjacent resistor, and then supplies the resultant voltage to the source driver 4. The grayscale voltage is set for a gamma conversion. The gamma conversion originally means a correction for obtaining the opposite characteristic to that of a traditional camera tube, so that a normal image signal is consequently regained. Herein, the gamma conversion means a correction of an analog image signal or a digital image signal for obtaining a well-graded reproduction image, with the gamma of the whole system being 1. Generally, gamma conversion is performed in order to conform the analog image signal or the digital image signal to the characteristic of a CRT display, that is, to achieve compatibility.
As shown in
The image data processing circuit 11 includes a shift register, a data register, a latch circuit, and a level shifter circuit (which are not shown). The shift register is a serial-in/parallel-out shift register configured of multiple delay flip-flops. The shift register performs a shift operation in which the horizontal scan pulse signal supplied from the control circuit 2 is shifted in synchronization with the clock signal supplied from the control circuit 2, and outputs multiple bits of parallel sampling pulses. The data register receives, as display data, data of the digital image data signal supplied externally, in synchronization with the sampling pulses supplied from the shift register, and supplies the display data to the latch circuit. The latch circuit receives the display data supplied from the data register in synchronization with a rising edge of the strobe signal supplied from the control circuit 2. Until the next strobe signal is supplied, i.e., in one horizontal period, the latch circuit keeps the received display data. The level shifter circuit converts the voltage of output data of the latch circuit, and then outputs the voltage-converted display data.
The DAC 12 gives a gamma-corrected grayscale characteristic to the voltage-converted display data supplied from the image data processing circuit 11 on the basis of a set of the grayscale voltages V0 to V4 or the grayscale voltages V5 to V9 supplied from the grayscale power supply circuit 3. The DAC 12 then converts gamma-corrected correction data to analog data signals, and supplies the analog data signals to the corresponding output circuits 131 to 13m.
The output circuits 131 to 13m have the same configuration, and are hence generically referred to simply as an output circuit 13. The data electrodes (source lines) 71 to 7m are generically referred to simply as a data electrode 7. The output circuit 13 includes voltage followers 141 and 142 and switches 151 and 152, as shown in
The switch 151 closes the circuit when a polar signal POL supplied from the control circuit 2 is in a high logic state, and applies a data signal of a positive polarity supplied from the voltage follower 141, to the corresponding data electrode 7 of the liquid crystal panel 1. The switch 152 closes the circuit when the polar signal POL supplied from the control circuit 2 is in a low logic state, and applies the data signal S of a negative polarity supplied from the voltage follower 142, to the corresponding data electrode 7 of the liquid crystal panel 1.
As shown in
As shown in
Next, the operation of the liquid crystal display device will be described with reference to a timing chart shown in
A clock signal VCK shown in (1) of
As shown in (5) and (6) of
In this manner, the output circuit 13 switches the voltage followers 141 and 142 in accordance with the positive polarity or the negative polarity, to drive the liquid crystal panel 1. The class A amplifier shown in
The amplifiers shown in
In the case of driving a recent large liquid crystal panel, the amplifier is required to have a high output driving capability due to an increase in the capacitive load which the amplifier is to drive. In order to increase the output driving capability, it is necessary to increase the size of an output transistor and consequently to increase the size of a chip. Further, in the case of driving a recent super-large liquid crystal panel, it has been difficult to drive the data line on the farthest end, which is most distant from the data line to which the amplifier is connected. For this reason, the dual bank drive system, in which the apparent load is reduced by mounting LCD drivers LSIs respectively on the upper and lower side of a liquid crystal module and then simultaneously operating the upper and lower LCD drivers to drive the liquid crystal panel, has been used. However, the required number of the LCD drivers is doubled compared to that of a conventional liquid crystal panel. This causes an increase in cost of the liquid crystal panel.
As an example of a circuit which drives the capacitive load, Japanese Patent Application Publication No. 2002-34234 discloses a technique relating a direct current-to-direct current (DC/DC) converter which operates on the principle of a charge pump. The DC/DC converter includes a first capacitor, a second capacitor, a control circuit, a fifth metal oxide semiconductor field effect transistor (MOSFET), a third controllable switch, a second controllable switch, and a comparator. The first capacitor has one electrode connected to an input of the converter via a first MOSFET and to the ground via a second MOSFET, and the other electrode connected to an input of the converter via a third MOSFET and to an output of the converter via a fourth MOSFET. The second capacitor is connected between the output of the converter and the ground. The control circuit is connected to the gates of the four MOSFETs.
The control circuit includes an oscillator functioning together with a charge pump, which is activated to transmit a signal to turn on the second and third MOSFETs in a charge phase of the charge pump and a signal to turn on the first and fourth MOSFETs in a discharge phase of the charge pump. The fifth MOSFET is connected to the input of the converter at its drain, is connected to the ground at its source via a current supply, and is connected, at its gate, to the source and a gate of the third MOSFET via the first controllable switch. The third controllable switch is connected to the gate of the second MOSFET. The second controllable switch is connected to the gate of the fourth MOSFET.
The comparator has one input connected to an output of the converter, and the other input connected to a reference voltage. When an output voltage is lower than the reference voltage, the comparator outputs a first control signal to the controllable switches and the control circuit. Thereby, a signal to turn on the first controllable switch is transmitted. The second and third controllable switches are operated to transmit signals to turn on the second MOSFET and the fourth MOSFET, whereby the charge pump is deactivated. When an output voltage is higher than the reference voltage, the comparator outputs a second control signal to the controllable switches and the control circuit. Thereby, a signal to turn off the first controllable switch is transmitted. The second and third controllable switches are operated to transmit signals to turn off the second MOSFET and the fourth MOSFET, whereby the charge pump is activated.
Japanese Patent Application Publication No. 2005-99170 discloses a driving circuit including an amplification circuit and first and second transistors having different conductivity types. The amplification circuit receives an input signal. The first and second transistors of the different conductivity types are connected in series between two power supply terminals in a way that their sources are connected to an output point. The output point is push-pull driven in response to an output signal from the amplification circuit. A signal from the output point is returned to the amplification circuit. The first and second transistors are push-pull driven on the basis of a class B operation.
As described above, operation of the class A operation amplifier for positive polarity requires large power consumption. The present invention provides a driving circuit capable of exerting improved driving performance while saving power consumption.
Means for solving the above-described problems will be described below with reference numerals and symbols to be used in the section of “DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS.” The reference numerals and symbols are assigned for clarifying correspondence relationships between the descriptions of the “claims” and the section of “DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS.” Note that the reference numerals and symbols are not to be used for construing the technical scope of the invention described in the “claims.”
According to an aspect of the present invention, a capacitive load driving circuit includes: a gate driver 5, which drives scan electrodes aligned in a column direction of capacitive load circuits arranged in a matrix; and a source driver 4, which drives data electrodes 7 aligned in a row direction of the capacitive load circuits. The source driver includes output circuits 13, which are aligned in the row direction for respectively driving the data electrodes 7. Each of the output circuits 13 drives the corresponding data electrode 7 after changing a pre-charge amount on the basis of a position of the scan electrode 6 driven by the gate driver 5.
According to another aspect of the present invention, a capacitive load driving method includes a gate driving step and a source driving step. The gate driving step is a step of driving scan electrodes aligned in a column direction of capacitive load circuits arranged in a matrix. The source driving step is a step of driving each of the data electrodes aligned in a row direction of the capacitive load circuits by changing a pre-charge amount on the basis of the position of the scan electrode driven in the gate driving step.
According to the present invention, a driving circuit capable of exerting improved driving performance while saving power consumption can be provided. Moreover, a driving circuit which has an improved driving characteristic for driving a capacitive load can be provided. Further, a driving circuit which enables cost reduction can be provided.
The liquid crystal panel 1 has an active matrix drive system in which a thin film transistor (TFT) is used as a switch element. In the liquid crystal panel 1, pixels are respectively formed of regions encompassed by n (n is a natural number) scan electrodes (gate lines) 61 to 6n provided in the row direction at predetermined intervals and m (m is a natural number) data electrodes (source lines) 71 to 7m provided in the column direction at predetermined intervals. Accordingly, the number of pixels of the entire display screen is n×m. Each pixel of the liquid crystal panel 1 includes a liquid crystal capacitor 8 as an equivalent of a capacitive load, a common electrode 9, and a TFT 10 which drives the liquid crystal capacitor 8.
When the liquid crystal panel 1 is driven, a common voltage Vcom is applied to the common electrode 9. In this state, analog data signals generated on the basis of digital image data are applied to the data electrodes 71 to 7m. Further, gate pulses generated on the basis of a horizontal synchronization signal, a vertical synchronization signal, and the like are applied to the scan electrodes 61 to 6n. Accordingly, a character, an image, or the like is displayed on the display screen of the liquid crystal panel 1. In the case of a color display, an analog red data signal, a green data signal, and a blue data signal are generated respectively on the basis of red data, green data, and blue data of digital image data, and are applied to the corresponding data electrode. Description on the color display is omitted herein, since the only differences are that an information amount and the number of circuits are tripled, which is not directly related to the operation.
The control circuit 2 is externally supplied with a dot clock signal, the horizontal synchronization signal, the vertical synchronization signal, a data enable signal, and the like. On the basis of these input signals, the control circuit 2 generates a strobe signal, a clock signal, a horizontal scan pulse signal, a polar signal, a vertical scan pulse signal, and the like, and supplies the generated signals to the source driver 4 and the gate driver 5. The strobe signal has the same cycle as that of the horizontal synchronization signal. The clock signal synchronizes with the dot clock signal at the same or a different frequency. The clock signal is used for generating a sampling pulse from the horizontal scan pulse signal in a shift register included in the source driver 4, and the like. The horizontal scan pulse signal has the same cycle as that of the horizontal synchronization signal, and is delayed by several cycles of the clock signal from the strobe signal. The polar signal is reversed for each horizontal period, i.e., for each line, for an AC drive of the liquid crystal panel 1. Note that the polar signal is also reversed for each vertical synchronization period. The vertical scan pulse signal has the same cycle as that of the vertical synchronization signal.
The gate driver 5 sequentially generates the gate pulses in synchronization with the timing of the vertical scan pulse signal supplied from the control circuit 2. The gate driver 5 sequentially applies the generated gate pulses to the corresponding scan electrodes 61 to 6n of the liquid crystal panel 1.
The grayscale power supply circuit 3 includes multiple resistors, which are connected between a reference voltage and a ground by a cascade connection, and multiple voltage followers, each of which is connected to a connection point of the adjacent resistor at its input terminal. The grayscale power supply circuit 3 amplifies and buffers a grayscale voltage at the connection point of the adjacent resistor, and then supplies the resultant voltage to the source driver 4. The grayscale voltage is set for a gamma conversion. The gamma conversion originally means a correction for obtaining an opposite characteristic to that of a traditional camera tube, so that a normal image signal is consequently regained. Herein, the gamma conversion means a correction of an analog image signal or a digital image signal for obtaining a well-graded reproduction image, with the gamma of the whole system being 1. Generally, gamma conversion is performed in order to conform the analog image signal or the digital image signal to the characteristic of a CRT display, that is, to achieve compatibility.
As shown in
The image data processing circuit 11 includes a shift register, a data register, a latch circuit, and a level shifter circuit (which are not shown). The shift register is a serial-in/parallel-out shift register configured of multiple delay flip-flops. The shift register performs a shift operation in which the horizontal scan pulse signal supplied from the control circuit 2 is shifted in synchronization with the clock signal supplied from the control circuit 2, and outputs multiple bits of parallel sampling pulses. The data register receives, as display data, data of the digital image data signal supplied externally, in synchronization with the sampling pulses supplied from the shift register, and supplies the display data to the latch circuit. The latch circuit receives the display data supplied from the data register in synchronization with a rising edge of the strobe signal supplied from the control circuit 2. Until the next strobe signal is supplied, i.e., in one horizontal period, the latch circuit keeps the received display data. The level shifter circuit converts the voltage of output data of the latch circuit, and then outputs the voltage-converted display data.
The DAC 12 gives a gamma-corrected grayscale characteristic to the voltage-converted display data supplied from the image data processing circuit 11 on the basis of a set of the grayscale voltages V0 to V4 or the grayscale voltages V5 to V9 supplied from the grayscale power supply circuit 3. The DAC 12 then converts gamma-corrected correction data to analog data signals, and supplies the analog data signals to the corresponding output circuits 131 to 13m.
The output circuits 131 to 13m have the same configuration, and are hence generically referred to simply as an output circuit 13. The data electrodes (source lines) 71 to 7m are generically referred to simply as a data electrode (source line) 7. As shown in
As will be described later, the LCD-driving amplification circuit 20 includes a switch for performing a pre-charge (overdrive). The switch control circuit 40 controls the opening/closing of the switch. The most-significant bit determination circuit 27 determines whether or not the pre-charge is necessary, on the basis of n most significant bits of the digital image signal. The switch time control circuit 28 sets a pre-charge time for which the switch control circuit 40 controls the opening/closing of the switch. The pre-charge time is sequentially changed according to the position of the gate line 6 driven by the gate driver 5, on the basis of the strobe signal outputted from the control circuit 2. By controlling the time of the pre-charge (overdrive), a writing time for the farthest end can be optimized. Note that a pre-charge function can be operated for all image data, when a determination operation of the most-significant bit determination circuit 27 is stopped.
As shown in
As shown in
The switch time conversion circuit 282 sets an opening/closing time of the switch of the LCD-driving amplification circuit 20 on the basis of the count value of the counter 281, and then outputs, to the switch control circuit 40, a signal SWTM showing the opening/closing time of the switch. The switch time conversion circuit 282 holds values showing the opening/closing time corresponding to the inputted count value, in a table. The switch time conversion circuit 282 includes several conversion tables, one of which is selected for use in accordance with the definition and the like of the liquid crystal panel 1. The conversion table is preferably selected by the control circuit 2. When a conversion relationship of the count value and the opening/closing time is shown by an arithmetic expression, the switch time conversion circuit 282 may be configured of an arithmetic circuit.
As shown in
In a range of the input signal in which the source follower composed of the n-channel transistor M1 and the p-channel transistor M2 can be driven, the LCD-driving amplification circuit 20 performs a normal amplification operation. Thus, the LCD-driving amplification circuit 20 can have a novel capability to perform a source follower drive, which is a high driving capability with low impedance. A specific range in which the source follower drive is possible can be found by the following expression:
VDD−(VGSM1+VDS(sat))≧Vin>VGSM2+VDS(sat)
where VGSM shows a gate-source voltage of the transistor M, and VDS (sat) shows a boundary voltage of a triode region and a pentode region of the transistor composing a previous stage or the current supply.
In a normal operation, the source follower drive cannot be performed outside this range. However, by performing the pre-charge for the load terminal Vout, a driving range can be broadened equivalently. In other words, in a range near the power supply voltage VDD, the voltage of the load terminal Vout (node Vo) temporarily rises to the power supply voltage VDD, whereby the p-channel transistor M2 comes into an operable state. Accordingly, a region in which driving has not been possible (i.e. the part described as “M2 AND S2 ARE OPERATED” in
The same holds for a part near the ground voltage GND (the part described as “M1 AND S3 ARE OPERATED” in
The LCD-driving amplification circuit 20, which drives the source follower composed of the n-channel transistor M1 and the p-channel transistor M2, operates as the class B amplifier. Accordingly, it is necessary to close the switch S2 or the switch S3 to allow output idling current to flow. The flow of the idling current allows a gate voltage of the source follower when the output voltage is zero to be stabilized. Thus, when the switch S1 is opened, and the flow of the output idling current is thereby stopped, the switch S2 or the switch S3 is controlled to be closed so that the idling current can flow.
When the pre-charge (overdrive) is not necessary, the switch S4 or the switch S5 for a pre-charge control remains open. In a period of positive polarity, the switch S2 is closed, the switch S3 is opened, and the switch S1 is closed, so that a desired voltage is outputted. On the other hand, in a period of negative polarity, the switch S2 is opened, the switch S3 is closed, and the switch S1 is closed, so that a desired voltage is outputted. Accordingly, the driving allows a source follower output with feedback, and the LCD-driving amplification circuit 20 is hence configured as a circuit having a high driving capability. An output waveform as a result of these operations is shown in
When the pre-charge (overdrive) is necessary, the switches S4 and S5 of the pre-charge switch section 23 are controlled, and a first part of one horizontal period (TH) is used for performing the pre-charge (overdrive). In the period of positive polarity, the switch S4 is closed, and the switch S1 is opened for a period of the pre-charge (overdrive), whereby the output voltage temporarily rises to the power voltage VDD. Then, the switch S4 is opened, and the switch S1 is closed, whereby an operation of bringing back the output voltage to the desired voltage is performed. The driving for bring back the output voltage to the desired voltage is performed by the source follower of the p-channel transistor M2. In the period of positive polarity, the switch S2 is closed to bias the p-channel transistor M2, so that the output voltage reliably rises to the power supply voltage.
On the other hand, in the period of negative polarity, the switch S5 is closed, and the switch S1 is opened for the period of the pre-charge (overdrive), whereby the output voltage temporarily decreases to the ground voltage (GND). Then, the switch S5 is opened, and the switch S1 is closed, whereby the operation of bringing back the output voltage to the desired voltage is performed. The driving for bring back the output voltage to the desired voltage is performed by the source follower of the n-channel transistor M1. In the period of negative polarity, the switch S3 is closed to bias the n-channel transistor M1, so that the output can be reliably operated to the ground voltage (GND).
An output waveform as a result of these operations is shown in
As shown in
A polar signal POL is inputted to a data terminal D and a strobe signal STB is inputted to a latch terminal [ ] of the D flip-flop 41. Output signals of two output terminals Q and QN of the D flip-flop 41 are outputted via level shifter circuits 43 and 42 as control signals for the switches S3 and S2, respectively. The level shifter circuits 43 and 42 convert signals of low logic voltages (for example, 3.3 V) to those of high voltages (for example, 10V).
The strobe signal STB is inputted to a set terminal S of the RS flip-flop 51 and a data terminal P of the down counter 53. An output signal of the two-input AND circuit 52 is inputted to a clock terminal CL of the down counter 53. An output terminal BL of the down counter 53 is connected to a reset terminal R of the flip-flop 51. The output terminal Q of the RS flip-flop 51 is connected to one input terminal of the two-input AND circuit 52, as well as to an input terminal of each of three-input AND circuits 47 and 48.
A dot clock signal DOTCLK is inputted to the other input terminal of the two-input AND circuit 52. The output signal outputted from the output terminal QN of the D flip-flop 41 and an output signal of the AND circuit 46 as a determination result of the n most significant bits are inputted respectively to the other two input terminals of the three-input AND circuit 47. The output signal outputted from the output terminal Q of the D flip-flop 41 and the output signal of the AND circuit 46 as the determination result of the n most significant bits are inputted respectively to the other two input terminals of the three-input AND circuit 48. Output signals of the three-input AND circuits 47 and 48 are respectively outputted as control signals for the switches S4 and S5 via the level shifter circuits 49 and 50. The level shifter circuits 49 and 50 convert the signals of the low logic voltages to those of the high voltages.
The output signals of the three-input AND circuits 47 and 48 are inputted to the NOR circuit 44. An output signal of the NOR circuit 44 is outputted via the level shifter circuit 45 as a control signal which controls the switch S1. The level shifter circuit 45 converts the signal of the low logic voltage to that of the high voltage.
The preset value input circuit 54 sets a preset value in the down counter 53. The preset value is a value set by the switch time conversion circuit 282 of the switch time control circuit 28, and thus shows the switch opening/closing time corresponding to the position of the gate line 6 driven by the gate driver 5.
The D flip-flop 41 loads the polar signal POL applied to the data input terminal D, at a falling edge of the strobe signal STB, and outputs a signal with the same polarity as that of the polar signal POL at the time to the output terminal Q while outputting a signal with reversed polarity to the output terminal QN. The output signals outputted from the output terminals Q and QN are level-shifted by the level shifter circuits 43 and 42 to become the signals which control the opening/closing of the switches S3 and S2, respectively. In other words, one of the switches S2 and S3 is set to be in an opened state while the other is set to be in a closed state in accordance with the polarity shown by the polar signal POL.
The strobe signal STB is inputted to the set terminal S of the RS flip-flop 51, and the output terminal Q of the RS flip-flop 51 comes into a high logic state in synchronization with the falling edge of the strobe signal STB. In other words, the output terminal Q of the RS flip-flop 51 coming into the high logic state indicates the start of the horizontal period. The output terminal Q is connected to the AND circuits 47 and 48. The output of the AND circuit 46 which performs the determination on the n most significant bits and the outputs (from the output terminals Q and QN) of the D flip-flop 41 are inputted to the AND circuits 47 and 48. Thus, when all of the n most significant bits are “1” and the horizontal period is started, the output of the circuit of one of the AND circuits 47 and 48 on a polarity side to be driven comes into the high logic state, and the output of the circuit on the side not to be driven comes into a low logic state. The outputs of the AND circuits 47 and 48 are level-shifted by the level shifter circuits 49 and 50 to become signals which control the opening/closing of the switches S4 and S5, respectively. In other words, the switches S4 and S5 are closed immediately after the start of the horizontal period when there is input data having an amplitude requiring the pre-charge, whereby the pre-charge is performed.
Further, the strobe signal STB is inputted to the data terminal P of the down counter 53, and the down counter 53 counts down the pulse number of the dot clock signal DOTCLK when the strobe signal STB is in the low logic state. When the count value of the down counter 53 reaches zero, an output BL comes into the high logic state. In response to the output of the down counter 53, the RS flip-flop 51 is reset, whereby the output terminal Q comes into the low logic state. Thus, from the falling edge of the strobe signal STB until the counting down of the down counter 53 is finished, the output terminal Q of the RS flip-flop 51 shows the high logic state. In other words, the preset value set in the down counter 53 enables a control of the time in which the output terminal Q of the RS flip-flop 51 is in the high logic state.
The preset value input circuit 54 holds the signal SWTM, which is converted by the switch time conversion circuit 282 and shows the opening/closing time of the switch, and sets the down counter 53 accordingly. The preset value and the cycle of the dot clock signal DOTCLK determine the opening/closing time of the switch, i.e., the pre-charge time. The AND circuit 52 is a gate for preventing unduly operation of the down counter 53.
The NOR circuit 44 outputs the low logic state when at least one of the AND circuits 47 and 48 outputs the high logic state. The output of the NOR circuit 44 is level-shifted by the level shifter circuit 45 to control the opening/closing of the switch S1. In other words, the switch S1 is controlled to be open when one of the switch S4 and the switch S5 is closed (note that the switch S4 and switch S5 are never simultaneously closed).
Next, the operation of the output circuit 13 will be described with reference to
In this embodiment, the output circuit 13 includes the most-significant bit determination circuit 27, and operates in a selective manner depending on whether or not the pre-charge (overdrive) is to be performed, as shown in
The operation when the pre-charge is not performed will be described first with reference to
Meanwhile, the D flip-flop 41 loads and holds the polar signal POL at each falling edge of the strobe signal STB. Thus, the D flip-flop 41 alternately outputs the high logic state and the low logic state in synchronization with the falling edges of the strobe signal STB. That is, the switches S2 and S3 close or open the circuit in accordance with the polar signal POL ((4) and (5) of
Since the switch S1 continues to be in a closed state, the LCD-driving amplification circuit 20 alternately outputs a positive voltage and a negative voltage with respect to the common voltage Vcom, as shown in (3) of
Next, the operation when the pre-charge is performed will be described with reference to
The D flip-flop 41 loads and holds the polar signal POL at each falling edge of the strobe signal STB. Thus, the output signal outputted from the data terminal Q of the D flip-flop 41 is in the high logic state from time t1 to time t3, and is in the low logic state from time t3 to time t5. The output signal outputted from the data terminal QN is in the low logic state from the time t1 to time t3, and is in the high logic state from the time t3 to time t5. Thus, the control signals which control the switches S2 and S3 each repeat the opening and closing alternately in synchronization with the strobe signal STB, as shown in (4) and (5) of
The output signal outputted from the output terminal Q of the RS flip-flop 51 is held in the high logic state until a signal in the high logic state is inputted to the reset terminal R from the down counter 53. Assuming that the RS flip-flop 51 is reset at times t2 and t4, the output terminal Q of the RS flip-flop 51 is in the high logic state from the time t1 to time t2, and is in the low logic state from the time t2 to time t3. Thus, the control signal controlling the switch S4 shows the high logic state from the time t1 to time t2 and then the low logic state thereafter until time t5, as shown in (7)
When at least one of the switches S4 and S5 is closed, the NOR circuit 44 outputs the low logic state, whereby the switch S1 is opened. Specifically, the switch S1 is opened during a period in which the switches S4 and S5 are closed to pre-charge the load 25, and is closed during other periods ((6) of
Thus, during the horizontal period (t1 to t3) in which the switch S2 is closed, the switch S4 is closed only for a predetermined period immediately after the start of the horizontal period, and the load 25 is pre-charged. When the pre-charge is finished, the switch S4 is opened, the switch S1 is closed, and the operation of bringing back the output voltage to the desired voltage is thereby performed. The driving of bringing back the output voltage to the desired voltage is performed by the source follower of the p-channel transistor M2.
In the horizontal period (t3 to t5) in which the switch S3 is closed, the switch S5 is closed for a predetermined period immediately after the start of the horizontal period, and the load 25 is pre-charged. When the pre-charge is finished, the switch S5 is opened, the switch S1 is closed, and the operation of bringing back the output voltage to the desired voltage is performed. The driving of bringing back the output voltage to the desired voltage is performed by the source follower of the n-channel transistor M1.
The period of pre-charge varies depending on the preset value set in the down counter 53. The preset value is set by the switch time control circuit 28. The switch time control circuit 28 counts the pulse number of the strobe signal STB, and sets the preset value on the basis of the position of the gate line 6 driven by the gate driver 5. Thus, the period of pre-charge can be set on the basis of the position of the gate line 6 driven by the gate driver 5, whereby the pre-charge period can be lengthened when the gate line 6 to be driven is distant from the output circuit 13, as shown in
Since the gate driver 5 drives the TFT 10 to supply the output of the output circuit 13 to the liquid crystal capacitor 8, a supply state for each row of the liquid crystal capacitor 8 can be schematically shown as in
In this manner, the switch time control circuit 28 sets the pre-charge period corresponding to a driving position, and the switch control circuit 40 controls the switches S1 to S5 on the basis of the pre-charge time. Thereby the writing time for the farthest end can be optimized.
In the first embodiment described above, the voltage for pre-charge of the arithmetic amplifier having the pre-charge (overdrive) function is fixed to the positive power supply voltage (VDD) or to a negative power supply voltage (VSS), and the driving is optimized by changing the pre-charge time. In the second embodiment, the pre-charge time is constant, and the driving is optimized by changing the pre-charge voltage (i.e. voltage difference from a desired voltage). Since the only difference from the first embodiment is the output circuit 13, the description of the liquid crystal display device as a whole will be omitted below.
As described in the first embodiment, the most-significant bit determination circuit 27 includes the AND circuit 46 shown in
As shown in
The count voltage value conversion circuit 312 sets the pre-charge voltage of the LCD-driving amplification circuit 60 on the basis of the count value of the counter 311, and then outputs a set signal VCTL to the LCD-driving amplification circuit 60. The count voltage value conversion circuit 312 holds a voltage setting value corresponding to the inputted count value in a table. The count voltage value conversion circuit 312 includes several conversion tables, one of which is selected for use in accordance with the definition and the like of the liquid crystal panel 1. The conversion table is preferably selected by the control circuit 2. When the conversion relation of the count value and the voltage value is shown by an arithmetic expression, the count voltage value conversion circuit 312 may be configured of an arithmetic circuit.
As shown in
The opening/closing of the switches S1 to S5 is controlled by the switch control circuit 30. The voltages of the variable constant voltage sources 97 and 98 are controlled by the pre-charge voltage control circuit 31. The variable constant voltage sources 97 and 98 may be composed of, for example, multiple power supplies and a switch. The differential amplification section 21 is the rail-to-rail input/output amplifier. Such amplifier is well known to those skilled in the art, and is not directly related to the present invention. Accordingly, description thereof is omitted herein.
The LCD-driving amplification circuit 60 operates in a similar manner to that of the LCD-driving amplification circuit 20 described in the first embodiment. The difference is that the voltage outputted from the load terminal Vout by the switch S4 and the switch S5 being closed in a pre-charge operation is a voltage set by the pre-charge voltage control circuit 31 instead of the power supply voltage VDD or the ground voltage GND. Since other operations are the same, the description of the operation of the LCD-driving amplification circuit 20 is omitted.
Descriptions have been given of the output circuit in which the pre-charge time changes in accordance with the driven row in the first embodiment, and of the output circuit in which the pre-charge voltage changes in accordance with the driven row in the second embodiment. These may be combined as long as there is no contradiction.
As described above, by employing, as an LCD module, an LCD driver in which the time or the voltage for pre-charge is changed, a sufficiently high driving capability can be achieved even for a line at the farthest end which is the most distant from the LCD driver, even with the single bank drive described above of a large panel. Thus, the number of the LCD drivers can be reduced from that conventionally required, and a reduction in cost is achieved consequently.
Number | Date | Country | Kind |
---|---|---|---|
179032/2007 | Jul 2007 | JP | national |