This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2004-147752 filed on May 18, 2004, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a capacitive load driving circuit and a plasma display apparatus, and more particularly to a capacitive load driving circuit for driving capacitive loads such as pixels in a plasma display panel (PDP), and also to a plasma display apparatus.
2. Description of the Related Art
In recent years, plasma display apparatuses have been commercially implemented as thin display apparatuses. Here, in a capacitive load driving circuit for driving capacitive loads such as pixels in a plasma display panel, when delay time is adjusted using a delay circuit, the pulse width of a sustain pulse may vary.
For example, if the pulse width of a sustain pulse increases, a reduction in time margin, the occurrence of an abnormal current, etc. may result. Conversely, if the pulse width of a sustain pulse decreases, noise may be superimposed on the rising and falling waveforms of a sustain voltage, which can reduce the operating margin of the plasma display apparatus and can cause screen flicker.
It is therefore desired to provide a capacitive load driving circuit that can supply a proper output voltage to the capacitive load by reducing the variation in output pulse width that occurs in such cases as when the delay time is adjusted using a delay circuit. It is also desired to provide a plasma display apparatus that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin, the occurrence of abnormal current, the superimposition of noise, etc.
In the prior art, there is proposed a plasma display apparatus that has a sustain circuit designed so as to eliminate variations in the rise/fall timing and the shape of sustain pulses, and thereby achieves low power consumption while preventing malfunctioning (for example, Japanese Unexamined Patent Publication (Kokai) No. 2001-282181: EP-1139323-A2).
In the prior art, there are also proposed a driving apparatus, a driving method, and a driving circuit for a plasma display panel that aim to simplify the circuit configuration and to reduce the manufacturing cost by reducing the breakdown voltages of the devices contained in the driving apparatus (for example, Japanese Unexamined Patent Publication (Kokai) No. 2002-062844: U.S. Pat. No. 6,686,912-B1).
Further, in a driving apparatus for an AC PDP, if a power recovery circuit fails to operate properly, output loss in the driving apparatus increases, increasing the amount of heat generated by each component forming the driving apparatus; to address this problem, there is proposed in the prior art a plasma display apparatus that does not need to construct the driving apparatus by using high-breakdown voltage devices, and yet can prevent damage such as device breakdown in the event of a malfunction of the power recovery circuit (for example, Japanese Unexamined Patent Publication (Kokai) No. 2002-215087: US-2002/0097203-A1).
The prior art and its associated problems will be described in detail later with reference to the accompanying drawings.
According to the present invention, there is provided a capacitive load driving circuit comprising an input terminal; a front-edge delay circuit delaying a front edge of an input signal input via the input terminal; a back-edge delay circuit delaying a back edge of the input signal; an amplifying circuit amplifying a drive control signal obtained through the front-edge delay circuit and the back-edge delay circuit; and an output switch device which is driven by the amplifying circuit, wherein the front-edge delay circuit includes a first time-constant circuit comprising a first resistor and a first capacitor, the back-edge delay circuit includes a second time-constant circuit comprising a second resistor and a second capacitor, and the drive control signal is generated by a signal combining circuit which combines an output signal of the first-time constant circuit with an output signal of the second-time constant circuit.
A buffer circuit may be provided at a front end of either one or each of the first and second time-constant circuits. The signal combining circuit may be an AND gate. Delay time of the front edge may be adjusted by adjusting the value of the first resistor in the first time-constant circuit, and delay time of the back edge may be adjusted by adjusting the value of the second resistor in the second time-constant circuit. Delay time of the front edge may be adjusted by adjusting the value of the first capacitor in the first time-constant circuit, and delay time of the back edge may adjusted by adjusting the value of the second capacitor in the second time-constant circuit.
Further, according to the present invention, there is provided a capacitive load driving circuit for a matrix-addressed flat panel display apparatus which applies a prescribed voltage to a capacitive load that forms a display element, comprising a first signal line supplying a first potential to one end of the capacitive load; a first switch device supplying the first potential to the first signal line; a first drive circuit driving the first switch device; a second switch device supplying a second potential to the first signal line; a second drive circuit driving the second switch device; a second signal line supplying a third potential to the one end of the capacitive load, the third potential being different from the first potential; a first capacitor connected between the first signal line and the second signal line and capable of supplying a potential lower than the first and the second potential to the first signal line; a third switch device supplying the second potential to the second signal line; a third drive circuit driving the third switch device; a fourth switch device connecting the first signal line to the one end of the capacitive load; a fourth drive circuit driving the fourth switch device; a fifth switch device connecting the second signal line to the one end of the capacitive load; a fifth drive circuit driving the fifth switch device; and a coil circuit which is connected between at least one of the first and second signal lines and a supply line supplying the second potential, wherein the capacitive load driving circuit further includes, at a front end of one of the first to fifth drive circuits, an input terminal, a front-edge delay circuit delaying a front edge of an input signal input via the input terminal, and a back-edge delay circuit delaying a back edge of the input signal.
The input terminal, the front-edge delay circuit delaying the front edge of the input signal input via the input terminal, and the back-edge delay circuit delaying the back edge of the input signal may be provided at the front end of the first drive circuit. The capacitive load driving circuit may further include, at the front end of the second drive circuit, an input terminal, and a front-edge delay circuit delaying the front edge of an input signal input via the input terminal. The capacitive load driving circuit may further include, at the front end of the fifth drive circuit, an input terminal, and a front-edge delay circuit delaying the front edge of an input signal input via the input terminal, and may also include, at the front end of each of the second and fourth drive circuits, an input terminal, and a front-edge delay circuit delaying the front edge of an input signal input via the input terminal.
The third switch device may comprise a current output device and a current input device, and the third drive circuit may comprise a current output device drive circuit driving the current output device and a current input device drive circuit driving the current input device. The current output device may be a P-channel power MOSFET, and the current input device may be an N-channel power MOSFET or an IGBT.
A front-edge delay circuit delaying the front edge of a driving signal to be supplied to the current output device drive circuit and a back-edge delay circuit delaying the back edge of the driving signal to be supplied to the current output device drive circuit may be provided at the front end of the current output device drive circuit. A front-edge delay circuit delaying the front edge of a driving signal to be supplied to a corresponding one of the drive circuits and a back-edge delay circuit delaying the back edge of the driving signal to be supplied to the corresponding drive circuit may be provided at the front end of each of the first drive circuit, the second drive circuit, the fourth drive circuit, the fifth drive circuit, the current output device drive circuit, and the current input device drive circuit.
The front-edge delay circuit may include a first time-constant circuit comprising a first resistor and a first capacitor; the back-edge delay circuit includes a second time-constant circuit comprising a second resistor and a second capacitor; and drive control signals to be supplied to the first to fifth drive circuits are each generated by a signal combining circuit which combines an output signal of the first-time constant circuit with an output signal of the second-time constant circuit. A buffer circuit may be provided at a front end of either one or each of the first and second time-constant circuits.
The signal combining circuit may be an AND gate. Delay time of the front edge may be adjusted by adjusting the value of the first resistor in the first time-constant circuit, and delay time of the back edge may be adjusted by adjusting the value of the second resistor in the second time-constant circuit. Delay time of the front edge may be adjusted by adjusting the value of the first capacitor in the first time-constant circuit, and delay time of the back edge may be adjusted by adjusting the value of the second capacitor in the second time-constant circuit.
A gate coupler constructed by using a light-emitting device, a light-receiving device, and an amplifying circuit may be employed for at least one of the first to fifth drive circuits. The gate coupler may be employed for each of the fourth and fifth drive circuits. The gate coupler may be employed for each of the first, second, fourth, and fifth drive circuits.
According to the present invention, there is also provided a plasma display apparatus comprising a plurality of X electrodes; a plurality of Y electrodes which are arranged substantially parallel to the plurality of X electrodes, and which produce a discharge between the plurality of Y electrodes and the plurality of X electrodes; an X-electrode driving circuit which applies a discharge voltage to the plurality of X electrodes; and a Y-electrode driving circuit which applies a discharge voltage to the plurality of Y electrodes, and wherein the X-electrode driving circuit or the Y-electrode driving circuit is constructed using a capacitive load driving circuit, wherein the capacitive load driving circuit comprises an input terminal; a front-edge delay circuit delaying a front edge of an input signal input via the input terminal; a back-edge delay circuit delaying a back edge of the input signal; an amplifying circuit amplifying a drive control signal obtained through the front-edge delay circuit and the back-edge delay circuit; and an output switch device which is driven by the amplifying circuit, wherein the front-edge delay circuit includes a first time-constant circuit comprising a first resistor and a first capacitor, the back-edge delay circuit includes a second time-constant circuit comprising a second resistor and a second capacitor, and the drive control signal is generated by a signal combining circuit which combines an output signal of the first-time constant circuit with an output signal of the second-time constant circuit.
Further, according to the present invention, there is provided a plasma display apparatus comprising a plurality of X electrodes; a plurality of Y electrodes which are arranged substantially parallel to the plurality of X electrodes, and which produce a discharge between the plurality of Y electrodes and the plurality of X electrodes; an X-electrode driving circuit which applies a discharge voltage to the plurality of X electrodes; and a Y-electrode driving circuit which applies a discharge voltage to the plurality of Y electrodes, and wherein the X-electrode driving circuit or the Y-electrode driving circuit is constructed using a capacitive load driving circuit which applies a prescribed voltage to a capacitive load that forms a display element, wherein the capacitive load driving circuit comprises a first signal line supplying a first potential to one end of the capacitive load; a first switch device supplying the first potential to the first signal line; a first drive circuit driving the first switch device; a second switch device supplying a second potential to the first signal line; a second drive circuit driving the second switch device; a second signal line supplying a third potential to the one end of the capacitive load, the third potential being different from the first potential; a first capacitor connected between the first signal line and the second signal line and capable of supplying a potential lower than the first and the second potential to the first signal line; a third switch device supplying the second potential to the second signal line; a third drive circuit driving the third switch device; a fourth switch device connecting the first signal line to the one end of the capacitive load; a fourth drive circuit driving the fourth switch device; a fifth switch device connecting the second signal line to the one end of the capacitive load; a fifth drive circuit driving the fifth switch device; and a coil circuit which is connected between at least one of the first and second signal lines and a supply line supplying the second potential, wherein the capacitive load driving circuit further includes, at a front end of one of the first to fifth drive circuits, an input terminal, a front-edge delay circuit delaying a front edge of an input signal input via the input terminal, and a back-edge delay circuit delaying a back edge of the input signal.
The capacitive load driving circuit may be a sustain circuit supplying sustain pulses to a plasma display panel during a sustain period. The capacitive load driving circuit may be a scan circuit supplying scan pulses to a plasma display panel during a scan period. The capacitive load driving circuit may be a sustain/scan common circuit supplying, to a plasma display panel, sustain pulses during a sustain period and scan pulses during a scan period.
The present invention will be more clearly understood from the description of the preferred embodiments as set forth below with reference to the accompanying drawings, wherein:
In recent years, plasma display panels have been commercially implemented as display panels to replace traditional CRTs, because the plasma display provides excellent visibility due to its self emissive nature, is thin in structure, and can achieve a large-screen, fast-response display.
Before describing in detail the preferred embodiments of a capacitive load driving circuit and a plasma display apparatus according to the present invention, a capacitive load driving circuit and a plasma display apparatus according to the prior art and their associated problems will be described below with reference to drawings.
As shown in
The Y electrodes 12 are connected to the scan driver 14. The scan driver 14 includes switches 16 the number of which is equal to the number of Y electrodes, and the switches 16 are switched so that scan pulses from a scan signal generating circuit 15 are applied in sequence during an address period, and so that sustain pulses from a Y sustain circuit 19 are applied simultaneously during a sustain-discharge period. The X electrodes 11 are connected in common to an X sustain circuit 18, and the address electrodes 13 are connected to an address driver 17. An image signal processing circuit 21 supplies an image signal to the address circuit 17 after converting it into a form that can be handled within the plasma display apparatus. A drive control circuit 20 generates and supplies signals for controlling the various parts of the plasma display apparatus.
The plasma display apparatus displays a screen by refreshing the screen at predetermined intervals of time, and one display period is called one field. To achieve grayscale display, one field is further divided into a plurality of subfields, and the display is produced by combining the subfields for light emission for each display cell. Each subfield consists of a reset period in which all the display cells are initialized, an address period in which all the display cells are set to the states corresponding to the image to be displayed, and a sustain-discharge (sustain) period in which each display cell is caused to emit light according to the thus set state. During the sustain-discharge period, sustain pulses are applied to the X electrodes and Y electrodes in alternating fashion, causing the sustain-discharge to occur in the display cells that have been set in the address period to emit light, and thus maintaining the emission of light from the cells for display.
In the plasma display apparatus, a voltage of about 200 V at maximum needs to be applied in the form of high-frequency pulses between the electrodes during the sustain-discharge period; in particular, in the case of a grayscale display using the subfield display scheme, the pulse width is several microseconds. Since the plasma display apparatus is driven by such a high-voltage, high-frequency signal, the power consumption of the plasma display apparatus is generally large, and it is desired to reduce the power consumption.
As shown in
The Y electrodes are connected to the scan driver 14. The scan driver 14 includes switches 16, which are switched so that scan pulses are applied in sequence during the address period, while during the sustain-discharge period, the odd-numbered Y electrodes 12-O are connected to a first Y sustain circuit 19-O and the even-numbered Y electrodes 12-E to a second Y sustain circuit 19-E. At this time, the odd-numbered X electrodes 11-O are connected to a first X sustain circuit 18-O and the even-numbered X electrodes 11-E to a second X sustain circuit 18-E. The address electrodes 13 are connected to the address driver 17. The image signal processing circuit 21 and the drive control circuit 20 perform the same operation as earlier described with reference to
In the prior art, there is proposed a plasma display apparatus that has a sustain circuit designed so as to eliminate variations in the rise/fall timing and the shape of sustain pulses, and thereby achieves low power consumption while preventing malfunctioning (for example, Japanese Unexamined Patent Publication (Kokai) No. 2001-282181: EP-1139323-A2).
First, the sustain circuit without the power recovery circuit comprises switch devices (sustain output devices: n-channel MOS transistors) 31 and 33, amplifying circuits (drive circuits) 32 and 34, and delay circuits (front-edge delay circuits) 51 and 52; on the other hand, the power recovery circuit comprises switch devices 37 and 40, amplifying circuits 38 and 41, and delay circuits (front-edge delay circuits) 54 and 53.
The input signals V1 and V2 are input to the amplifying circuits 32 and 34 via the respective delay circuits 51 and 52, and the signals VG1 and VG2 output from the respective amplifying circuits 32 and 34 are supplied to the gates of the respective switch devices 31 and 33. Here, when the input signal V1 is at a high level “H”, the switch device 31 turns on, and a high level “H” signal is applied to the electrode (X electrode or Y electrode). At this time, the input signal V2 is at a low level “L”, and hence, the switch device 33 is OFF. At the same time that the input signal V1 goes to the low level “L”, causing the switch device 31 to turn off, the input signal V2 goes to the high level “H”, causing the switch device 33 to turn on, and ground level potential is thus applied to the electrode.
On the other hand, when applying a sustain pulse in the sustain circuit having the power recovery circuit, before the input signal V1 goes to the high level “H” the input signal V2 goes to the low level “L”, thus causing the switch device 33 to turn off, after which the input signal V3 goes to the high level “H” and the switch device 40 turns on, forming a resonant circuit by a capacitor 39, diode 42, coil (inductance) 43, and capacitor Cp, and the power stored in the capacitor 39 is supplied to the electrode, causing the potential of the electrode to rise. Immediately before the rising of the electrode potential ends, the input signal V3 goes to the low level “L”, causing the switch device 40 to turn off, and at the same time, the input signal V1 goes to the high level “H”, causing the switch device 31 to turn on, and thus holding the electrode potential fixed at Vs.
When ending the application of the sustain pulse, first the input signal V1 goes to the low level “L” thus causing the switch device 31 to turn off, after which the input signal V4 goes to the high level “H” and the switch device 37 turns on, forming a resonant circuit by the capacitor 39, diode 36, coil 35, and capacitor Cp, and the charge stored in the capacitor Cp is supplied to the capacitor 39, thus causing the voltage at the capacitor 39 to rise. In this way, the power stored in the capacitor Cp by the sustain pulse applied to the electrode is recovered and stored into the capacitor 39. Immediately before the falling of the electrode potential ends, the input signal V4 goes to the low level “L”, causing the switch device 37 to turn off, and at the same time, the input signal V2 goes to the high level “H”, causing the switch device 33 to turn on, and thus holding the electrode potential fixed to ground. In the sustain-discharge period, the above operation is repeated as many times as there are sustain pulses. With the above configuration, power consumption associated with the sustain discharge can be reduced.
As shown in
It thus becomes possible to supply sustain pulses of correct timing to the plasma display panel, while suppressing an increase in power consumption caused by variations in the delay times of the amplifying circuits.
First, when the threshold voltage Vth of the amplifying circuit 32 is Vth=Vth1=Vcc/2 where Vcc is the high level “H” voltage of the input signal Vin, the delay time T1 of the front edge (rising edge) through the resistor R and capacitor C is equal to the delay time T2 of the back edge (falling edge). Accordingly, the pulse width Twin of the input signal is equal to the pulse width Two of the output signal Vo of the amplifying circuit 32. Even when the delay time T1 is increased by increasing the resistance value of the resistor R in the delay circuit 51, the pulse width Two remains constant (see
Next, when the threshold voltage Vth is Vth=Vth2<Vcc/2, the output waveform is as shown by a dashed line in
As a result, as shown in
Furthermore, as shown in
When the threshold voltage Vth is Vth=Vth3>Vcc/2, the output waveform is as shown by a semi-dashed line in
As shown in
On the other hand, when the pulse widths of the signals VG3 and VG4 are reduced, there arises the possibility that the switch devices 37 and 40, respectively, may be forcefully turned off when the signals VG3 and VG4 fall while the respective switch devices 37 and 40 are conducting. If the switch devices 37 and 40 are forcefully turned off, the power loss of the switch devices 37 and 40 may increase, or noise may be superimposed on the rising waveform and falling waveform of the sustain voltage Vout shown in
If noise occurs due to the high impedance state, or noise is superimposed on the rising waveform and falling waveform of the sustain voltage, the operating margin in the plasma display apparatus decreases, resulting in the occurrence of screen flicker.
In the above description, the delay time in the amplifying circuit has been assumed to be zero, but actually, delay time also occurs in the amplifying circuit, and the delay time varies due to such factors as parts variations in the amplifying circuit. The four delay circuits (51, 52, 53, and 54) shown in
An object of the present invention is to provide a capacitive load driving circuit that can supply a proper output voltage to a capacitive load by reducing the variation in output signal pulse width that occurs in such cases as when the delay time is adjusted using a delay circuit. Another object of the invention is to provide a plasma display apparatus that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin, the occurrence of abnormal current, the superimposition of noise, etc.
Below, embodiments of the capacitive load driving circuit and the plasma display apparatus according to the present invention will be described in detail with reference to the accompanying drawings. It will be appreciated here that the display apparatus and its driving method according to the present invention are not limited in application to plasma display apparatuses employing the ALIS method, but can be applied widely to plasma display apparatuses employing various other methods.
As is apparent from a comparison of
As shown in
The one example of the capacitive load driving circuit according to the present invention further comprises the front-edge delay circuits 653 and 654 for delaying the front edges of the respective input signals V3 and V4, the back-edge delay circuits 753 and 754 for delaying the back edges of the respective input signals V3 and V4, the amplifying circuits 41 and 38 for amplifying the drive control signals obtained through the respective front-edge delay circuits 653 and 654 and back-edge delay circuits 753 and 754, and the power recovery circuit comprising, as described with reference to
As shown in
Further, the output signal of the front-edge delay circuit 651 and the output signal of the back-edge delay circuit 751 are combined by an AND gate AND1 at the following stage, to obtain an output signal (output voltage) Vo such as shown in
In this way, by using the circuit shown in
As is apparent from a comparison of
As is apparent from a comparison of
As is apparent from a comparison of
The operation of the capacitive load driving circuit shown in
In
Next, at time t13, the switches SW1, SW3, and SW4 are turned off, and at time t14, the switch SW5 is turned on. When the switch SW5 is turned on, a power recovering current flows out of the capacitive load Cp through a diode DB and coil LB. Further, at time t15, the switch SW2 is turned on, and a discharge current flows out of the capacitive load Cp through the switch SW5, the capacitor C1, and the switch SW2.
In the above operation, the waveform shown by OUTC in
In the capacitive load driving circuit shown in
As is apparent from a comparison of
As shown in
Here, the circuit configuration previously shown in
In this way, according to the capacitive load driving circuit of the fifth embodiment, the delay circuits 151, 152, 153P, 153N, 154, and 155 are provided for the respective switches SW1, SW2, SW3P, SW3N, SW4, and SW5, and the delay times for the front and back edges of the respective input signals Vin1, Vin2, Vin3P, Vin3N, Vin4, and Vin5 are adjusted independently of each other so that the drive pulse phase and pulse width can be set accurately.
As shown in
That is, in the capacitive load driving circuit of the sixth embodiment, the delay circuits 151 and 155 for setting the front-edge delay time and pulse width with high accuracy and the front-edge delay circuits 152a and 154a for setting the front-edge delay time with high accuracy are provided by limiting the portions where high accuracy is required in the capacitive load driving circuit of the fifth embodiment shown in
As is apparent from a comparison of
As is apparent from a comparison of
That is, in the capacitive load driving circuit of the eighth embodiment, the portions where high accuracy is required are further limited in the capacitive load driving circuit of the sixth embodiment shown in
The capacitive load driving circuit of the eighth embodiment is used, for example, as a driving circuit for a plasma display apparatus; here, a gas discharge current is made to flow by turning on the switch SW1 and thereby supplying a positive-going sustain voltage to the plasma display panel which is a capacitive load, and a negative-going sustain voltage is supplied to the plasma display panel by turning on the switch SW2.
In this way, the capacitive load driving circuit of the eighth embodiment shown in
As shown in the embodiments of
As shown in
In this way, for the delay circuits in the capacitive load driving circuits of the fifth to eighth embodiments of the present invention shown in
Each of the above-described embodiments of the capacitive load driving circuit, when applied to the sustain circuit in the plasma display apparatus such as described with reference to
According to the present invention, a capacitive load driving circuit can be provided that is configured to supply a proper output voltage to the capacitive load by reducing the variation in output signal pulse width that occurs in such cases as when the delay time is adjusted using a delay circuit. Furthermore, according to the present invention, a plasma display apparatus can be achieved that can supply a plasma display panel with a drive voltage free from such problems as the reduction of time margin, the occurrence of abnormal current, the superimposition of noise, etc.
The present invention can be applied widely to plasma display apparatuses; for example, the invention can be applied to plasma display apparatuses that are used as display apparatuses for personal computers, workstations, etc. or as hang-on-the-wall flat-screen televisions or advertisement or like information displaying apparatuses.
Many different embodiments of the present invention may be constructed without departing from the scope of the present invention, and it should be understood that the present invention is not limited to the specific embodiments described in this specification, except as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2004-147752 | May 2004 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5442370 | Yamazaki et al. | Aug 1995 | A |
6496166 | Onozawa et al. | Dec 2002 | B1 |
6582043 | Ishizaki | Jun 2003 | B2 |
6686912 | Kishi et al. | Feb 2004 | B1 |
6803889 | Onozawa et al. | Oct 2004 | B2 |
7015905 | Onozawa et al. | Mar 2006 | B2 |
20020097203 | Onozawa et al. | Jul 2002 | A1 |
Number | Date | Country |
---|---|---|
1139323 | Oct 2001 | EP |
2001-282181 | Oct 2001 | JP |
2002-62844 | Feb 2002 | JP |
2002-215087 | Jul 2002 | JP |
Number | Date | Country | |
---|---|---|---|
20050258770 A1 | Nov 2005 | US |