Claims
- 1. A quick recovery circuit for a pre-amplifier having a noise reduction capacitor and a reference resistor, comprising;a resistor having a first side coupled to a first side of said noise reduction capacitor; an amplifier having a first and second input, said resistor having a second side coupled to said first input of said amplifier, an output of said amplifier coupled to a second side of said noise reduction capacitor and said second input of said amplifier; and a mirrored current source coupled to said first input of said amplifier.
- 2. The quick recovery circuit of claim 1 further including a switch operatively connected to said pre-amplifier to selectively couple said quick recovery circuit to a reference node of said pre-amplifier.
- 3. The quick recovery circuit of claim 1, wherein said quick recovery circuit resistor is set to a resistance value approximately equal to a resistive value of said preamplifier reference resistor.
- 4. The quick recovery circuit in claim 1 electrically connected in parallel to said noise reduction capacitor.
- 5. The quick recovery circuit in claim 1, wherein said mirror current source is a current DAC.
- 6. The quick recovery circuit of claim 1, wherein said pre-amplifier includes further includes a current source, said mirrored current source operable to apply a current proportional to an applied current output.
- 7. The quick recovery circuit of claim 6, wherein said pre-amplifier current source and said mirrored current source are controlled by a current DAC.
- 8. The quick recovery circuit of claim 1, wherein said mirrored current source is adjustable.
- 9. A method of reducing bias recovery time of a capacitive node in a pre-amplifier comprising a reference resistor, a noise reduction capacitor, and a current source, said method comprising:connecting a quick recovery control loop to said pre-amplifier capacitive node, said quick recovery control loop including gain amplifier with a resistive input and a controlled current source; matching said resistive input of said gain amplifier with said reference resistor in said pre-amplifier; adjusting said controlled current source of said quick recovery control loop to proportionally correspond to a current adjustment made through said current source of said pre-amplifier; and applying an electric signal of said gain amplifier to said capacitive node of said pre-amplifier.
- 10. The method of claim 9 further comprising selectively switching said quick recovery control loop in parallel with said noise reduction capacitor.
- 11. The method of claim 9, wherein said controlled current source of said quick recovery control loop comprises a current DAC.
- 12. The method of claim 9 further comprising controlling said controlled current source of said quick recovery control loop and said current source of said pre-amplifier with a current DAC.
- 13. The method of claim 9, wherein said connecting said quick recovery control loop to said capacitive node is operably selectable through an electric switch.
- 14. The method of claim 9, wherein said gain amplifier is a unity gain amplifier.
- 15. A system for reducing bias recovery time of a capacitive node in a pre-amplifier having a controlled current source and a reference resistor, comprising:a unity gain amplifier having a resistive input; and a current circuit having an ouput and operable to supply a controlled current to said resistive input of said unity gain amplifier, wherein said controlled current is responsive to adjustments of said controlled current source of said pre-amplifier.
- 16. The system of claim 15 further comprising a switch for selectively switching an output of said unity gain amplifier to operatively connect said output to said capacitive node of said pre-amplifier.
- 17. The system of claim 15 further comprising a matching circuit operably configured to match a resistance of said unity gain amplifier resistive input to a resistance of said reference resistor of said pre-amplifier.
- 18. The system of claim 15, wherein said current circuit comprises a current DAC.
- 19. The system of claim 15, wherein said current circuit and said controlled current source of said pre-amplifier comprises a current DAC.
- 20. The system of claim 15, wherein said current circuit comprises a current mirror.
CROSS REFERENCE TO RELATED APPLICATIONS
Priority is claimed of commonly assigned copending U.S. Provisional patent application, serial No. 60/219,892, filed Jul. 21, 2000, entitled “Capacitor Bias Recovery Methodology”, the teachings included herein by reference.
US Referenced Citations (3)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/219892 |
Jul 2000 |
US |