Applicants claim priority under 35 U.S.C. §119 of Japanese Application No. JP2007-339229 filed Dec. 28, 2007.
This invention relates to a capacitor device which has multiple terminals and is used in, for example, a power supply circuit.
As an operation frequency of an electronic instrument becomes higher, a capacitor device used therein is required to have lower equivalent serial inductance (ESL). One technique to reduce an ESL value of a capacitor device is to provide the capacitor device with a plurality of positive electrodes and a plurality of negative electrodes, wherein the positive electrodes and the negative electrodes are arranged alternately. Such a capacitor device with the reduced ESL is disclosed in JP-A 2002-343686 or JP-A 2005-108872, the contents of those documents being incorporated herein by reference in their entireties.
However, the capacitor device of JP-A 2002-343686 has a complex structure which lowers its yields. The capacitor device of JP-A 2005-108872 needs many small capacitor elements. However, many small capacitor elements decrease a capacitance per volume of the capacitor device and increase difficulty of fabrication of the capacitor device. In addition, it is difficult to manufacture both of the disclosed capacitor devices by using already known capacitor elements.
It is an object of the present invention to provide a low ESL capacitor device which has a simple structure.
One aspect of the present invention provides a capacitor device which comprises a capacitor element and an interposer. The capacitor element has a connection surface and comprises an anode electrode and a cathode electrode. The anode electrode and the cathode electrode are formed, at least in part, on the connection surface. The interposer comprises an insulator substrate, a plurality of first anode terminals, a plurality of first cathode terminals, a second anode terminal, a second cathode terminal, an anode through-hole and a cathode through-hole. The insulator substrate has first and second surfaces and has no inner conductive layer. The first anode terminals and the first cathode terminals are formed on the first surface. The first anode terminals are more in number than the anode electrode of the capacitor element. The first cathode terminals are more in number than the cathode electrode of the capacitor element. The second anode terminal and the second cathode terminal are formed on the second surface. The second anode terminal is connected to the anode electrode. The second cathode terminal is connected to the cathode electrode. The anode through-hole and the cathode through-hole are formed in the insulator substrate. The anode through-hole connects between the first anode terminals and the second anode terminal. The cathode through-hole connects between the first cathode terminals and the second cathode terminal.
An appreciation of the objectives of the present invention and a more complete understanding of its structure may be had by studying the following description of the preferred embodiment and by referring to the accompanying drawings.
While the invention is susceptible to various modifications and alternative forms; specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and detailed description thereto are not intended to limit the invention to the particular form disclosed, but on the contrary, the intention is to cover all modifications equivalents and alternatives falling within the spirit and scope of the present invention as defined by the appended claims.
With reference to
The capacitor element 10 of the present embodiment is an aluminum solid electrolyte capacitor. In this embodiment, the capacitor element 10 has an area size of 7.3 mm×4.3 mm, a capacitance of 40 μF, an equivalent serial resistance (ESR) of 8 mΩ, and an ESL of about 1000 pH.
As shown in
The interposer 20 of the present embodiment has an area size same as that of the capacitor element 10, i.e. 7.3 mm×4.3 mm. In addition, the interposer 20 of the present embodiment has a thickness of 74 μm As shown in
The insulator substrate 21 has a first surface 21a and a second surface 21b. The first patterned conductive layer 22 is formed on the first surface 21a of the insulator substrate 21, while the second patterned conductive layer 25 is formed on the second surface 21b of the insulator substrate 21; the second surface 21b is a back surface of the first surface 21a. The solder resist layer 30 is formed on the first patterned conductive layer 22. the solder resist layer 30 is formed with a plurality of apertures 31, which are arranged in a matrix form.
The first patterned conductive layer 22 comprises a plurality of first anode terminals 23 and a plurality of first cathode terminals 24. In other words, the first anode terminals 23 and the first cathode terminals 24 are formed on the first surface 10a. In this embodiment, each of the first cathode terminals 24 is a small island which is electrically isolated from the other first cathode terminals 24 and the rest of the first patterned conductive layer 22. Each of the first anode terminals 23 is a part of the rest of the first patterned conductive layer 22. In other words, the first anode terminals 23 are mutually connected in the first patterned conductive layer 22. The first anode terminals 23 and the first cathode terminals 24 are reachable from an outside of the interposer 20 through the respective apertures 31 of the solder resist layer 30. The first anode terminals 23 and the first cathode terminals 24 are arranged alternately in both of rows and columns, as shown in
As shown in
The insulator substrate 21 is further formed with anode through-holes 28 and cathode through-holes 29. The anode through-holes 28 electrically connect the first anode terminals 23 and the second anode terminal 26. In other words, all of the anode through-holes 28 are connected to the single second anode terminal 26 and to the rest of the first patterned conductive layer 22, especially to the peripheral region of the first patterned conductive layer 22. The cathode through-holes 29 connect the respective first anode terminals 24 to the second anode terminal 27. In other words, all of the cathode through-holes 29 are connected to the single second cathode terminal 27, while the cathode through-holes 29 are directly connected to the respective first anode terminals 24. In this embodiment, the anode through-holes 28 are connected to the first anode terminals 23 through the rest of the first patterned conductive layer 22, as mentioned above. In other words, the anode through-holes 28 is formed within a predetermined region on the first surface 21a of the insulator substrate 21, wherein the predetermined region includes neither the anode through-holes 28 nor the cathode through-hole 29.
As apparent from
As apparent from
Next explanation is made about the manufacturing method of the capacitor device, especially, the interposer 20, with reference to
First, a double-sided conductor board 40 is prepared as a base material, with reference to
Next, the anode through-holes 28 and the cathode through-holes 29 are formed in the insulator substrate 21, as shown in
Next, the first and the second conductive layers 44a, 46a are patterned through an etching process. In detail, the first conductive layer 44 is etched so that the first patterned conductive layer 22 comprises small islands which serve as the first cathode terminals 24, respectively, as shown in
Next, the solder resist layer 30 is provided on the first patterned conductive layer 22 so that the interposer 20 is obtained, as shown in
In this embodiment, the first anode terminals 23, the first cathode terminals 24, the second anode terminal 26 and the second cathode terminal 27 are covered with a nickel layer and a gold layer by electroless plating processes. The total thickness of the nickel layer and the gold layer is about 0.2 μm. The thus-obtained interposer 20 has an average thickness of 74 μm.
The interposer 20 is fixed to the capacitor element 10 by the conductive adhesives 32. The conductive adhesive 32 includes silver fillers. The capacitor element 10 fixed to the interposer 20 is covered by a resin (not shown) so that the capacitor device of the present embodiment is obtained. The obtained capacitor device has an ESL of 200 pH at 200 MHz. Because of the interposer 20, the obtained capacitor device has one fifth ESL in comparison with the capacitor element 10. The low ESL capacitor device has an average thickness of 0.4 mm.
The above-mentioned embodiment can be modified, for example, as illustrated in
The interposer 20′ further comprises a set of anode through-holes 28′, which is arranged in a line. Each of the anode through-holes 28′ is separated by 5 mm from the other side edge of the first patterned conductive layer 22.
The capacitor device of the modification has an average thickness of 0.4 mm, which is same as the embodiment mentioned above. ESL of the capacitor device of the modification is 100 pH and is lowered in comparison with the above-mentioned embodiment.
Although the insulator substrate 21 is made of glass epoxy in the above-mentioned embodiment, the present invention is not limited thereto For example, the insulator substrate 21 may be made of a polyimide film. For example, if the polyimide film has a thickness of 25 μm, an average thickness of the interposer 20 becomes 60 μm, which is thinner than the abovementioned embodiment by 15 μm.
The present application is based on a Japanese patent application of JP2007-339229 filed before the Japan Patent Office on Dec. 28, 2007, the contents of which are incorporated herein by reference.
While there has been described what is believed to be the preferred embodiment of the invention, those skilled in the art will recognize that other and further modifications may be made thereto without departing from the spirit of the invention, and it is intended to claim all such embodiments that fall within the true scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2007-339229 | Dec 2007 | JP | national |