The subject patent application claims priority to and all the benefits of United Kingdom Patent Application No. 0622104.8, which was filed on Nov. 7, 2006 with The UK Patent Office.
The present invention relates to a capacitor, and a method of manufacture of a capacitor. More preferably, the present invention relates to a capacitor comprising a metal plate, a doped semiconductor plate and a dielectric sandwiched therebetween.
It is known to manufacture capacitors on semiconductor substrates as components in integrated circuits. Such capacitors are manufactured by laying down a first metal capacitor plate layer on the substrate. A dielectric layer is deposited on the first metal plate layer. A second metal plate layer is then deposited on the dielectric. Metal layers are expensive. Such a procedure is also time consuming requiring at least three sequential steps.
Accordingly, in a first aspect, the present invention provides a capacitor comprising:
a metal plate
a doped semiconductor plate; and
a dielectric sandwiched therebetween.
The capacitor according to the invention has a number of advantages over such known capacitors. Only one metal plate layer is used, reducing manufacturing cost. In addition the manufacture of other components in the same substrate as the capacitor such as FETs and HBTs requires the production of a highly doped layer in the substrate. The doped semiconductor capacitor plate for the capacitor according to the invention can be produced in the same step further reducing manufacturing costs.
Preferably, the capacitor comprises a metallic contact to the doped semiconductor plate.
Preferably the metallic contact extends around at least 5% of the periphery of the semiconductor plate, preferably around at least 40% of the semiconductor plate, more preferably at least 80% of the semiconductor plate.
The metallic contact can extend completely around the edge of the semiconductor plate.
The doped semiconductor plate can comprise a tongue which protrudes from beneath the metallic plate for connection to the metallic contact.
Preferably, the doped semiconductor plate is a III-V semiconductor plate.
Preferably, the doped semiconductor plate is InxGa1-xAs, wherein X is in the range 0 to 0.7, preferably 0 to 0.6, more preferably 0.1 to 0.6, more preferably 0.3 to 0.6, more preferably 0.4 to 0.5.
Preferably, the dopant is Silicon.
Alternatively, the dopant can be at least one of Boron or Carbon.
The dopant concentration can be greater than 1×1017 atoms/cm3, preferably greater than 5×1017 atoms/cm3, more preferably greater than 1×1018 atoms/cm3, more preferably greater than 2×1018 atoms/cm3.
The doped semiconductor plate can be a portion of larger semiconductor substrate.
The doped semiconductor plate can be provided by diffusion of the dopant into the semiconductor substrate.
Alternatively, the doped semiconductor plate can be provided by implantation of the dopant into the semiconductor substrate.
Alternatively, the doped semiconductor plate is deposited as a doped layer on a semiconductor substrate, preferably by epitaxial growth.
Preferably, the dielectric comprises Silicon and Nitrogen, the ratio of Silicon and Nitrogen preferably being in the range 0.5 to 2, more preferably in the range 0.65 to 0.85.
Alternatively, the dielectric comprises silicon and oxygen preferably in the ratio 0.5 to 3.
The dielectric layer can further comprise hydrogen contaminant.
Preferably, the dielectric layer is deposited on the doped semiconductor plate by vapour deposition.
The dielectric can be a polymer, preferably BCB or polyamide.
The metal plate of the capacitor can be a bond pad.
In a further aspect of the invention there is provided a method of manufacture of a capacitor comprising the steps of:
providing a doped semiconductor capacitor plate;
providing a dielectric layer on the doped semiconductor capacitor plate; and,
providing a further capacitor plate comprising a metal layer on the dielectric layer.
Preferably, the doped semiconductor plate is provided by diffusing dopant into a portion of a semiconductor substrate.
Alternatively, the doped semiconductor plate is provided by implantation of a portion of a semiconductor substrate with dopant.
Alternatively, the doped semiconductor capacitor plate is provided by depositing a doped semiconductor layer on a semiconductor substrate preferably by epitaxial growth.
Preferably, the dielectric layer is deposited by vapour deposition.
The present invention will now be described by way of example only and not in any limitative sense with reference to the accompanying drawings in which
Shown in
A number of doping methods are possible. The dopant can be diffused into an area of the semiconductor substrate 3 to form the doped semiconductor plate 2. Alternatively, the dopant can be introduced by implantation. In a further embodiment (not shown) the doped semiconductor plate 2 is grown on the semiconductor substrate 3, preferably by epitaxial growth.
Connected to the doped semiconductor capacitor plate 2 is an ohmic metal contact 4. Deposited on the doped semiconductor plate 2 and the ohmic metal contact 4 is a dielectric layer 5. The dielectric layer 5 is typically deposited by vapour deposition. In this embodiment the dielectric layer 5 essentially comprises silicon and nitrogen. The vapour deposition process can introduce some variability in the ratio of silicon to nitrogen although this typically lies in the range 0.5 to 2. A silicon to nitrogen ratio as close to the stoichiometric ratio 3:4 as possible is preferred. The vapour deposition process can introduce impurities such as hydrogen into the dielectric layer 5.
In an alternative embodiment the dielectric layer 5 comprises silicon and oxygen, again deposited by vapour deposition process. The vapour deposition process produces a dielectric layer 5 with the silicon to oxygen ratio in the range 0.5 to 3. Again a stoichiometric ratio is to be preferred. Again, impurities such as hydrogen or nitrogen can be introduced by the vapour deposition process.
In an alternative embodiment of the invention the dielectric layer 5 is a polymer such as BCB or polyamide.
Deposited on the dielectric layer 5 is a metal plate 6. In this embodiment the ohmic metal plate 6 is the same material as the ohmic metal contact 4.
Shown in
Shown in
Shown in
Shown in
It is possible to adjust the resistance loss of the capacitor 1 according to the invention in a number of ways. One can adjust the semiconductor doping level for the semiconductor capacitor plate 2. Alternatively/additionally one can adjust the aspect ratio of the semiconductor capacitor plate 2. For a rectangular capacitor length:width aspect ratios in the range of 1:4 to 4:1 are preferred. As a further alternative/addition one can adjust the length of the ohmic metal contact 4 around the periphery of the doped semiconductor capacitor plate 2. Increasing the length of the contact 4 reduces the resistive loss of the capacitor 1. As a further alternative/addition one can adjust the separation between the ohmic metal contact 4 and the doped semiconductor capacitor plate 2, preferably by an extension of the tongue 8 as shown in
The ability to tune the resistance of the capacitor 1 according to the invention provides a novel method of integrating resistance and capacitive elements into a single component for use in integrated circuit design.
In a further embodiment the metal plate of the capacitor acts as a bond pad connected to an electronic circuit elsewhere on the substrate by an electrically conducting path.
Number | Date | Country | Kind |
---|---|---|---|
0622104.8 | Nov 2006 | GB | national |
Number | Name | Date | Kind |
---|---|---|---|
4167018 | Ohba et al. | Sep 1979 | A |
4745446 | Cheng et al. | May 1988 | A |
5083184 | Eguchi | Jan 1992 | A |
5341009 | Young et al. | Aug 1994 | A |
5565699 | Kaneko et al. | Oct 1996 | A |
5621227 | Joshi | Apr 1997 | A |
6066537 | Poh | May 2000 | A |
6340832 | Kasahara | Jan 2002 | B2 |
6420747 | Coolbaugh et al. | Jul 2002 | B2 |
6432472 | Farrell et al. | Aug 2002 | B1 |
6815798 | Aiello et al. | Nov 2004 | B2 |
6858513 | Fujisawa | Feb 2005 | B2 |
6891711 | Kurtz | May 2005 | B1 |
20040209423 | Tian et al. | Oct 2004 | A1 |
20060244061 | Nowak et al. | Nov 2006 | A1 |
20080048216 | Ye et al. | Feb 2008 | A1 |
Number | Date | Country |
---|---|---|
0259629 | Aug 1987 | EP |
2644621 | Mar 1989 | FR |
2644621 | Jan 1994 | FR |
7147215 | Jun 1995 | JP |
Entry |
---|
Search Report for Application No. GB0622104.8; dated Feb. 11, 2008. |
Number | Date | Country | |
---|---|---|---|
20080106851 A1 | May 2008 | US |