The invention described herein relates generally to memory devices that incorporate nanotube electromechanical elements in the individual memory cells. In particular, the present invention relates to methods, materials, and structures used to address the difficulties presented by the tungsten coring problem inherent in certain via fill methodologies especially where such problem is encountered in forming the lower electrode of a nanotube electromechanical memory cell.
Carbon nanotube technologies are beginning to make a significant impact on the electronic device industry. As is known to those having ordinary skill in the art, single-wall carbon nanotubes are quasi one-dimensional nano-scale wires. Such tubes can demonstrate metallic or semiconducting properties depending on their chirality and radius. One new area of implementation is that of non-volatile memory devices. One such application is described in U.S. Pat. No. 6,574,130 which is directed to hybrid circuits using nanotube electromechanical memory. This reference is hereby incorporated by reference for all purposes. Such nanotube electromechanical memory devices are also described in detail in WO 01/03208 which is incorporated by reference in its entirety. A fuller description of the operation of these devices can be obtained in these references.
These hybrid memory devices make use make use of nanotubes operating as mechanical switches that can be switched on and off by electrodes. The nanotubes operate by having an air gap above and below the nanotubes. The electrodes are selectively biased to bend the nanotubes to make electrical contact (or not) with various electrical contacts of a memory cell in order to set a memory state for the memory cell. Thus, good electrical contact between the nanotube and the electrode is desirable. Current fabrication methods and structures are less effective than desired at obtaining this desired electrical contact.
An example of a current method of constructing such a hybrid memory cell is described with respect to FIGS. 1(a) & 1(b). Referring to
The salient problem addressed by this patent is the need for providing a good contact surface for the nanotube electrical crossbar 113 when it contacts the lower electrode 103. In particular, it is important that the lower electrode 103 have a substantially planar contact surface for contacting the nanotube electrical crossbar 113. In current processes, the lower electrode 103 is formed using a deposited tungsten plug to form the electrode. At the dimensions currently used for such electrodes (e.g., about 0.3 m) tungsten deposition techniques are not entirely satisfactory. As is known to those having ordinary skill in the art, when the tungsten plugs are formed during via fill processes, the plugs tend to demonstrate a so-called “coring” phenomenon. This problem is schematically illustrated by FIGS. 1(c)-1(e). As the tungsten plug 103 is formed a core region of the plug remains empty forming a cavity 120. Due to the presence of the cavity, the top surface of the electrode is not substantially planar. In general, the cavity 120 is centralized about the center of the plug and surrounded by an outer region of tungsten material that is ground down in a CMP process (this CMP process can be responsible for the additional problem of dishing). The result of this problem is illustrated in the exaggerated cross-section view depicted by
The embodiments of the present invention solve these and other problems. The principles of the present invention disclose methods of forming conductive plugs having substantially planar top surfaces and not having core cavities. In particular, the embodiments of the invention teach methods and structures useful in forming nanotube memory cells having lower electrodes with substantially planar top electrical contact surfaces for contacting the nanotube crossbars. As such, aspects of the present invention are directed to improved nanotube memory cells and methodologies for their construction.
In one embodiment, the invention describes a nanotube electromechanical memory cell formed on a substrate configured to include a transistor with a bottom electrode comprising a substantially planar contact surface enabling a nanotube crossbar of the memory cell to contact the substantially planar contact surface of the bottom electrode during operation of the memory cell.
In one implementation the invention describes a memory cell with a bottom electrode comprising a copper filled via having a substantially planar top contact surface.
In another embodiment the invention describes a bottom electrode comprising a via filled with a conductive material and a conducting top layer formed thereon such that the top layer comprises the substantially planar contact surface of the bottom electrode.
In another embodiment the invention describes a bottom electrode that includes a conductive pad having a substantially planar contact surface formed over a conductive via that is in electrical contact with an underlying transistor wherein the conductive pad comprises the substantially planar contact surface of the bottom electrode.
In another embodiment an electromechanical memory cell is described wherein the nanotube crossbar of the memory cell is offset relative to the core cavity of the bottom electrode so that in operation the a nanotube crossbar of the memory cell contacts the substantially planar contact surface of the outer region of the lower electrode.
Other embodiments of the invention disclose methods of forming the above-described embodiments. Additionally, embodiments of the invention concern the formation of via fill structures that do not have the core cavity.
These and other features and advantages of the present invention are described below with reference to the drawings.
The following detailed description will be more readily understood in conjunction with the accompanying drawings, in which:
FIGS. 1(a)-1(e) are simplified cross-section and plan views of various portions of a prior art nanotube electromechanical memory cell with particular attention directed to prior art lower electrodes.
FIGS. 3(a)-3(e) schematically illustrate simplified cross-section views of a semiconductor substrate of an embodiment of a lower electrode or via plug employed in accordance with the principles of the invention.
FIGS. 4(a)-4(b) schematically illustrate simplified cross-section views of a semiconductor substrate of another embodiment of a lower electrode or via plug employed in accordance with the principles of the invention.
FIGS. 5(a)-5(c) schematically illustrate simplified cross-section views of a semiconductor substrate of yet anoth embodiment of a lower electrode or via plug employed in accordance with the principles of the invention.
FIGS. 6(a)-6(b) schematically illustrate simplified cross-section views of a semiconductor substrate of still another embodiment of a lower electrode or via plug employed in accordance with the principles of the invention.
FIGS. 7(a)-7(c) schematically depict simplified plan and cross-section views of yet another embodiment lower electrode employed in a nanotube electromechanical memory cell in accordance with the principles of the invention.
It is to be understood that, in the drawings, like reference numerals designate like structural elements. Also, it is understood that the depictions in the Figures are not necessarily to scale.
The present invention has been particularly shown and described with respect to certain embodiments and specific features thereof. The embodiments set forth hereinbelow are to be taken as illustrative rather than limiting. It should be readily apparent to those of ordinary skill in the art that various changes and modifications in form and detail may be made without departing from the spirit and scope of the invention.
In the following detailed description, various materials and method embodiments for constructing substantially planar lower electrodes for nanotube electromechanical memory cells will be disclosed.
The disclosed embodiments include, among other things, a nanotube electromechanical memory cell having a substantially planar bottom electrode that facilitates enhances electrical performance at the interface between the crossbar and electrode.
Of particular importance in this patent is the lower electrode and methods of its construction. For example, FIGS. 3(a)-3(e) pictographically illustrate one embodiment of such a lower electrode and a method of forming the lower electrode as part of a nanotube electromechanical memory cell. The lower electrode features a substantially planar top contact surface.
In the depicted embodiment, a copper plug is to be used to fill the via instead of the standard tungsten. This will remedy the coring problem for the bottom electrode. As is known to those having ordinary skill in the art copper is capable of “poisoning” many different layers of a CMOS substrate if not properly encased. To that end, copper barrier layer(s) are then formed on the surface to encapsulate the copper. Referring to
With continued reference to
Referring now to
Then, as depicted in
FIGS. 4(a) and 4(b) schematically depict yet another approach to forming a substrate having a lower electrode with a substantially planar top contact surface. In this embodiment, a substrate in readiness for forming a lower electrode is provided. One example of such a substrate is depicted in
As shown in
FIGS. 5(a)-5(c) schematically depict yet another approach to forming a substrate having a lower electrode with a substantially planar top contact surface. In this embodiment, as with the previous embodiment, the provided substrate is in readiness for forming a lower electrode. Again, as before,
Referring to
FIGS. 6(a) & 6(b) schematically depict yet another approach to forming a substrate having a lower electrode with a substantially planar top contact surface. In this embodiment, as with the previous embodiment, the provided substrate is in readiness for forming a lower electrode. Again, as before, a substrate such as depicted in
The depicted embodiment utilizes a conductive pad 602 on formed on the plug 601 to form the substantially planar contact surface 602T of the bottom electrode. There are a number of embodiments for forming such conductive pads 602. In a first embodiment a supplemental layer 603 is formed such that a pattern of openings is formed therein. Commonly, the supplemental layer is formed of an electrically insulating material. One example of a suitable insulating material is silicon dioxide or other materials like low-K dielectrics and so on. The openings in the supplemental layer can be formed, for example, by selective deposition or pattern etching. In general, the openings are larger than the via diameter. The supplemental layer 603 is typically formed in the range of about 500-3000 Å thick. In one embodiment a layer of about 1000-1200 Å thick is used. Subsequently, a planarizable conducting material layer is formed on the substrate. One example of such a suitable material is tungsten. Aluminum, copper, silver, and other conductive materials can be used as well. Due to the shallow depth of these openings (e.g., commonly about 1000 Å) and the relatively wide opening, the coring problem does not occur in this layer. After this layer is formed the surface is then planarized to remove the excess conducting material layer to form a conductive pad 602 and also to provide a substantially planar top surface 602T for the resulting conductive pad 602. Such pads provide excellent electrical contact with the plug 601 and with the subsequently formed nanotube crossbar which can be formed by the further processing used to form a nanotube electromechanical memory cell such (See, for example, the discussion concerning
In another related approach, a layer of conductive material is deposited down on the substrate and then selectively etched. For example, the etching leaves the conductive material in place as the conductive pads 602. The conducting layer commonly, being formed in the range of about 500-3000 Å thick. In one embodiment a layer of about 1000-1200 Å thick is used. A suitable material for such a process is for example, the well understood aluminum material. Once the etched pattern is completed, a supplemental layer is formed over the conductive material. For example, as above, an electrically insulating material is deposited over the surface to form the supplemental layer. For example, silicon dioxide or other dielectric materials could be used. A CMP process is then used to remove the excess dielectric material layer to form an supplemental layer 603 and planarize the top surface of the conductive pad 602 to provide a substantially planar top surface 602T for the resulting conductive pad 602. The inventors further contemplate that numerous materials can be employed to form the substantially planar conductive pads 602. A few examples include but are not limited to copper, gold, nickel, palladium, platinum, silver, tin, aluminum, and alloys thereof.
FIGS. 7(a)-7(c) schematically depict yet another approach to forming a substrate having a lower electrode with a substantially planar top contact surface. In this embodiment, the nanotube crossbar is formed such that it overlies the substantially planar surface of a lower electrode and does not overlie the core cavity region of the lower electrode. Accordingly, when the crossbar contacts the underlying lower electrode it contacts a substantially flat surface thereby avoiding the difficulties inherent in the prior art. This concept is illustrated in conjunction with the following description of FIGS. 7(a)-7(c).
As is known to those having ordinary skill in the art, the nanotube crossbars of the prior art are generally centered on the middle of the electrode leading to the problem of the crossbar contacting the void in the middle of the electrode.
Commonly such structures as described herein are implemented in the electromechanical memory cells of an integrated circuit that typically includes a plurality of electromechanical memory cells. These electromechanical memory cells 802 are schematically depicted in
Additionally, the inventors would like to point out that although described in the context of electromechanical memory cells the present embodiments also apply to via plug structures in general. The inventors point out that the coring problem occurs in all tungsten via structures. As yet it has not presented a significant hindrance to the operation of state of the art via structures. However, as via diameters continue to shrink with each passing generation of semiconductor development, the current density in the via plugs continues to rise. At some point in the near future the presence of these plug core cavities is going to present a serious obstacle to current flow in semiconductor devices. A plug formed without the cavity due to coring problems presents a serious advantage. Several of the previously disclosed embodiments depict via structures and illustrate methods of construction. Accordingly, the principles of the invention in general provide solutions to the via coring problems as well as electrode fabrication problems. Consequently, this disclosure provides solutions to these and other problems.
The present invention has been particularly shown and described with respect to certain embodiments and specific features thereof. However, it should be noted that the above-described embodiments are intended to describe the principles of the invention, not limit its scope. Therefore, as is readily apparent to those of ordinary skill in the art, various changes and modifications in form and detail may be made without departing from the spirit and scope of the invention as set forth in the appended claims. Further, reference in the claims to an element in the singular is not intended to mean “one and only one” unless explicitly stated, but rather, “one or more”.