This application is related to U.S. patent application Ser. No. 15/210,491, filed on Jul. 14, 2016, which is commonly assigned, and entitled “N-Type End-Bonded Metal Contacts For Carbon Nanotube Transistors”, the complete disclosure of which is expressly incorporated herein by reference in its entirety for all purposes.
The field generally relates to semiconductor devices and methods of manufacturing same and, in particular, to forming both p-type and n-type end-bonded metal contacts to carbon nanotubes (CNTs).
A metal-oxide-semiconductor field-effect transistor (MOSFET) is a transistor used for amplifying or switching electronic signals, and includes a metal oxide gate electrode. N-type field effect transistors (NFETs) and p-type field effect transistors (PFETs) are two types of complementary MOSFETs. An NFET includes n-doped source/drain regions and utilizes electrons as current carriers, whereas a PFET includes p-doped source/drain regions and uses holes as current carriers.
Complementary metal-oxide semiconductor (CMOS) technology is being continuously scaled down with respect to device channel length and contact length. As the channel length reaches tens of nanometers, contact resistance can become comparable with channel resistance, and gradually limit transistor drive current.
Due to its superior electrical properties and intrinsic ultra-thin body, carbon nanotube (CNT) is widely considered as one of the most promising candidates to replace silicon for sub-5 nm technology nodes. CNT-based CMOS technology requires a scalable transistor channel and scalable and robust source/drain contacts for both PFETs and NFETs. For this purpose, end-bonded source/drain metal contacts to CNTs, featuring a length-independent contact resistance, represent a preferred contact scheme over side contacts for scaled technology nodes.
According to an exemplary embodiment of the present invention, a method for manufacturing a semiconductor device includes forming a dielectric layer on a substrate, forming a first carbon nanotube (CNT) layer on the dielectric layer at a first portion of the device corresponding to a first doping type, forming a second carbon nanotube (CNT) layer on the dielectric layer at a second portion of the device corresponding to a second doping type, forming a plurality of first contacts on the first carbon nanotube (CNT) layer, and a plurality of second contacts on the second carbon nanotube (CNT) layer, performing a thermal annealing process to create end-bonds between the plurality of the first and the second contacts and the first and second carbon nanotube (CNT) layers, respectively, depositing a passivation layer on the plurality of the first and second contacts, and selectively removing a portion of the passivation layer from the plurality of first contacts.
According to an exemplary embodiment of the present invention, a semiconductor device includes a dielectric layer on a substrate, a first carbon nanotube (CNT) layer on the dielectric layer at a first portion of the device corresponding to a first doping type, a second carbon nanotube (CNT) layer on the dielectric layer at a second portion of the device corresponding to a second doping type, a plurality of first contacts end-bonded to the first carbon nanotube (CNT) layer, and a plurality of second contacts end-bonded to the second carbon nanotube (CNT) layer, and a passivation layer on the plurality of the second contacts without being on the plurality of the first contacts.
According to an exemplary embodiment of the present invention, a method for manufacturing a semiconductor device includes forming a dielectric layer on a substrate, forming a carbon nanotube (CNT) layer on the dielectric layer, wherein a first portion of the carbon nanotube (CNT) layer corresponds to a first doping type, and a second portion of the carbon nanotube (CNT) layer corresponds to a second doping type, forming a plurality of first contacts on the first portion of the carbon nanotube (CNT) layer, and a plurality of second contacts on the second portion of the carbon nanotube (CNT) layer, performing a thermal annealing process to create end-bonds between the plurality of the first and the second contacts and the first and second portions of the carbon nanotube (CNT) layer, respectively, depositing a passivation layer on the plurality of the first and second contacts, and selectively removing a portion of the passivation layer from the plurality of first contacts.
These and other exemplary embodiments of the invention will be described in or become apparent from the following detailed description of exemplary embodiments, which is to be read in connection with the accompanying drawings.
Exemplary embodiments of the present invention will be described below in more detail, with reference to the accompanying drawings, of which:
Exemplary embodiments of the invention will now be discussed in further detail with regard to semiconductor devices and methods of manufacturing same and, in particular, to forming both p-type and n-type end-bonded metal contacts to carbon nanotubes (CNTs).
While there exist approaches to making p-type end-bonded contacts to CNTs, methods of making devices and devices incorporating robust n-type end-bonded contacts to CNTs are needed. Embodiments of the present invention relate to a method of forming robust n-type end-bonded metal contacts to CNTs by depositing a passivation layer on originally p-type contacts. The passivation layer functions as an n-type physicochemical doping layer. As a result, CNT logic (e.g., an inverter) with both end-bonded p- and n-type contacts can be formed.
It is to be understood that the various layers and/or regions shown in the accompanying drawings are not drawn to scale, and that one or more layers and/or regions of a type commonly used in complementary metal-oxide semiconductor (CMOS), metal-oxide-semiconductor field-effect transistor (MOSFET) and/or other semiconductor devices may not be explicitly shown in a given drawing. This does not imply that the layers and/or regions not explicitly shown are omitted from the actual devices. In addition, certain elements may be left out of particular views for the sake of clarity and/or simplicity when explanations are not necessarily focused on the omitted elements. Moreover, the same or similar reference numbers used throughout the drawings are used to denote the same or similar features, elements, or structures, and thus, a detailed explanation of the same or similar features, elements, or structures will not be repeated for each of the drawings.
The semiconductor devices and methods for forming same in accordance with embodiments of the present invention can be employed in applications, hardware, and/or electronic systems. Suitable hardware and systems for implementing embodiments of the invention may include, but are not limited to, personal computers, communication networks, electronic commerce systems, portable communications devices (e.g., cell and smart phones), solid-state media storage devices, functional circuitry, etc. Systems and hardware incorporating the semiconductor devices are contemplated embodiments of the invention. Given the teachings of embodiments of the invention provided herein, one of ordinary skill in the art will be able to contemplate other implementations and applications of embodiments of the invention.
The embodiments of the present invention can be used in connection with semiconductor devices that may require CMOSs, MOSFETs and/or other types of FETs. By way of non-limiting example, the semiconductor devices can include, but are not limited to CMOS and MOSFET devices, and/or semiconductor devices that use CMOS and MOSFET technology.
As used herein, “height” refers to a vertical size of an element (e.g., a layer, trench, hole, etc.) in the cross-sectional views measured from a bottom surface to a top surface of the element, and/or measured with respect to a surface on which the element is directly on. Conversely, a “depth” refers to a vertical size of an element (e.g., a layer, trench, hole, etc.) in the cross-sectional and three-dimensional views measured from a top surface to a bottom surface of the element.
As used herein, “lateral,” “lateral side,” “lateral surface” refers to a side surface of an element (e.g., a layer, opening, etc.), such as a left or right side surface in the drawings.
As used herein, “width” or “length” refers to a size of an element (e.g., a layer, trench, hole, etc.) in the drawings measured from a side surface to an opposite surface of the element.
As used herein, terms such as “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosed structures and methods, as oriented in the drawing figures. For example, as used herein, “vertical” refers to a direction perpendicular to a substrate in the cross-sectional views, and “horizontal” refers to a direction parallel to a substrate in the cross-sectional views.
As used herein, unless otherwise specified, terms such as “on”, “overlying”, “atop”, “on top”, “positioned on” or “positioned atop” mean that a first element is present on a second element, wherein intervening elements may be present between the first element and the second element. As used herein, unless otherwise specified, the term “directly” used in connection with the terms on”, “overlying”, “atop”, “on top”, “positioned on” or “positioned atop” or the term “direct contact” mean that a first element and a second element are connected without any intervening elements, such as, for example, intermediary conducting, insulating or semiconductor layers, present between the first element and the second element.
The dielectric layer 104 can be deposited on the substrate 102 using deposition techniques, including, but not necessarily limited to, chemical vapor deposition (CVD), plasma-enhanced CVD (PECVD), radio-frequency CVD (RFCVD), physical vapor deposition (PVD), atomic layer deposition (ALD), molecular layer deposition (MLD), molecular beam deposition (MBD), pulsed laser deposition (PLD), and/or liquid source misted chemical deposition (LSMCD), sputtering, and/or plating. The dielectric layer 104 can be formed of a high-k gate dielectric. In some aspects, the dielectric layer can include a low-k dielectric oxide, including but not limited to, spin-on-glass, a flowable oxide, a high density plasma oxide, or any combination thereof. Additionally, the dielectric layer 104 can be silicon dioxide, tetraethylorthosilicate (TEOS) oxide, high aspect ratio plasma (HARP) oxide, silicon oxide, high temperature oxide (HTO), high density plasma (HDP) oxide, oxides formed by an ALD process, or any combination thereof, and insulating liners, for example, silicon nitride (SiN), SiOCN, or SiBCN.
The substrate 102 can have a height of, for example, about 100 microns (μm) to about 500 microns (μm) from a bottom surface to a top surface of the substrate 102. The dielectric layer 104 can have a height of about 2 nanometers (nm) to about 300 nanometers (nm) from a bottom surface to a top surface of the dielectric layer 104.
According to an embodiment of the present invention, portions of the dielectric layer 107 are removed using electron beam (e-beam) lithography to expose portions of the underlying CNT layers 106 in desired areas, forming trenches 110 where source/drain contact regions will be formed. Alternatively, a suitable etching process, such as, for example, isotropic or anisotropic etches, such as reactive ion etching (RIE), can be used to pattern the trenches 110.
Referring to
In order to form the configuration shown in
In some aspects, acetone, for example, hot acetone at a temperature of about 60° C.-about 80° C. can be used to lift-off the remaining resist 108. Additionally, in some aspects, the contact metal 112 can be planarized prior to or after removal of the resist 108. Planarization can be performed using, for example, chemical mechanical planarization (CMP).
The contacts 112, which function as source/drain contacts between channel regions for resulting transistors of the device, can be formed of any suitable metal. In some aspects, the contact metal has a sufficiently high solubility of carbon such that the CNT can dissolve into the metal contact during a thermal annealing process. In particular, the contact metal can be a metal that has a sufficiently high solubility of carbon such that the CNT can dissolve into the metal contact during a relatively low-temperature thermal annealing.
Additionally, the metal can be selected such that the metal does not form a carbide at relatively low thermal annealing temperatures. Specifically, thermal annealing steps are traditionally performed at high temperatures (such as greater than about 1000° C.) and relatively low thermal annealing temperatures are sought in order to lower the risk of damaging devices with the high temperatures. As such, in some aspects, the contact metal can be selected such that no carbides are formed during a thermal annealing process at a desired temperature of less than about 1000° C. By way of non-limiting example, a metal can be selected that does not form a carbide at a thermal annealing temperature of about 400° C. to about 600° C. Accordingly, the contact metal will form end-bonded metal contacts near the original contact edge and will not form a carbide contact surface.
A metal that has high CNT solubility and resists carbide formation at relatively low temperatures (e.g., about 400° C. to about 600° C.) can be used to form the contacts 112. In some aspects, the contacts 112 may comprise any of nickel (Ni), cobalt (Co), iron (Fe), copper (Cu), gold (Au), silver (Ag), ruthenium (Ru), palladium (Pd), platinum (Pt), iridium (Ir), and any mixtures or alloys thereof. For example, according to non-limiting embodiments of the present invention, the metal for the contacts 112 can be nickel. A contact length (Lcont) of the metal contacts 112 can be, for example, about 40 nm, but is not necessarily limited thereto. According to a non-limiting embodiment, the nickel contacts are annealed at about 500° C. for about 5 minutes.
Like the resist 108, the mask 116 can comprise, but is not necessarily limited to, a photoresist, electron-beam resist, ion-beam resist, X-ray resist, and etchant resist, and may include a polymeric spin-on material or a polymeric material. The mask 116 can be deposited by any suitable method including, but not necessarily limited to, PECVD, ALD, or spin-coated and baked onto the underlying layer(s). According to an embodiment, the mask 116 comprises PMMA and has a shape defined by electron beam lithography. After selective removal of the passivation layer 114, the mask 116 can be removed using, for example, an ashing process, e-beam lithography or acetone.
As described in further detail in connection with
For the convenience of electrical probing and measurement, the contact pad (e.g., non-device) area may be opened by wet etching to selectively remove part of the passivation layer 114.
Although illustrative embodiments of the present invention have been described herein with reference to the accompanying drawings, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope or spirit of the invention.
Number | Name | Date | Kind |
---|---|---|---|
6706566 | Avouris | Mar 2004 | B2 |
6723624 | Wang et al. | Apr 2004 | B2 |
6891227 | Appenzeller | May 2005 | B2 |
6933222 | Dubin | Aug 2005 | B2 |
7076871 | Horiuchi | Jul 2006 | B2 |
7141727 | Appenzeller | Nov 2006 | B1 |
7233071 | Furukawa | Jun 2007 | B2 |
7253065 | Appenzeller et al. | Aug 2007 | B2 |
7253431 | Afzali-Ardakani | Aug 2007 | B2 |
7492015 | Chen | Feb 2009 | B2 |
7598516 | Avouris et al. | Oct 2009 | B2 |
7714386 | Pesetski | May 2010 | B2 |
7732859 | Anderson | Jun 2010 | B2 |
7786024 | Stumbo | Aug 2010 | B2 |
7786466 | Appenzeller | Aug 2010 | B2 |
7847588 | Bertin | Dec 2010 | B2 |
7897960 | Appenzeller | Mar 2011 | B2 |
8004043 | Keshavarzi | Aug 2011 | B2 |
8022725 | Kim | Sep 2011 | B2 |
8063451 | Zhang | Nov 2011 | B2 |
8120008 | Peng | Feb 2012 | B2 |
8227799 | Liu | Jul 2012 | B2 |
8288759 | Chen | Oct 2012 | B2 |
8288804 | Kikuchi | Oct 2012 | B2 |
8297351 | Yoshiuchi et al. | Oct 2012 | B2 |
8354291 | Zhou | Jan 2013 | B2 |
8362525 | Bertin | Jan 2013 | B2 |
8420474 | Frank | Apr 2013 | B1 |
8445893 | Meric | May 2013 | B2 |
8471249 | Chiu et al. | Jun 2013 | B2 |
8487297 | Subagyo | Jul 2013 | B2 |
8502277 | Matsumoto | Aug 2013 | B2 |
8580586 | Bertin | Nov 2013 | B2 |
8609481 | Franklin | Dec 2013 | B1 |
8610125 | Kastalsky | Dec 2013 | B2 |
8610989 | Avouris et al. | Dec 2013 | B2 |
8617941 | Farmer | Dec 2013 | B2 |
8796096 | Farmer | Aug 2014 | B2 |
8901666 | Meade | Dec 2014 | B1 |
8969118 | Afzali-Ardakani | Mar 2015 | B2 |
9040364 | Farmer | May 2015 | B2 |
9082856 | Chen | Jul 2015 | B2 |
9177688 | Bol et al. | Nov 2015 | B2 |
9287516 | Cao | Mar 2016 | B2 |
9299939 | Cao | Mar 2016 | B1 |
9543535 | Afzali-Ardakani | Jan 2017 | B1 |
9577204 | Han | Feb 2017 | B1 |
9882008 | Colombo | Jan 2018 | B2 |
10396300 | Han | Aug 2019 | B2 |
20040238887 | Nihey | Dec 2004 | A1 |
20050224888 | Graham | Oct 2005 | A1 |
20120280213 | Gau | Nov 2012 | A1 |
20150348667 | Bol | Dec 2015 | A1 |
20170133609 | Cao | May 2017 | A1 |
Entry |
---|
Che et al., “Review of carbon nanotube nanoelectronics and macroelectronics”, Semiconductor Science and Technology 29 (2014) 073001. |
Grigoras et al., “Atomic Layer Deposition of Aluminum Oxide Films for Carbon Nanotube Network Transistor Passivation”, Journal of Nanoscience and Nanotechnology 11 (2011) pp. 8818-8825. |
Kim et al., “Controlling the electronic properties of SWCNT FETs via modification of the substrate surface prior to atomic layer deposition of 10 nm thick Al2O3 film”, Nanotechnology 24 (2013) 455701. |
Young et al., “Growth and Characterization of Al2O3 Atomic Layer Deposition Films on sp2-Graphitic Carbon Substrates Using NO2/Trimethylaluminum Pretreatment”, Applied Materials & Interfaces 7 (2015) pp. 12030-12037. |
Wang et al., “Carbon nanotube electronics—moving forward”, Chemical Society Review 42 (2013) pp. 2592-2609. |
Zavodchikova et al., “Carbon nanotube thin film transistors based on aerosol methods”, Nanotechnology 20 (2009) 085201. |
Helbling et al., “Long term investigations of carbon nanotube transistors encapsulated by atomic-layer-deposited Al2O3 for sensor applications”, Nanotechnology 20 (2009) 434010. |
Javey et al., “Carbon Nanotube Field-Effect Transistors with Integrated Ohmic Contacts and High-k Gate Dielectrics”, Nano Letters 4 (2004) pp. 447-450. |
Rodriguez-Manzo et al., “Heterojunctions between metals and carbon nanotubes as ultimate nanocontacts”, PNAS 106 (2009), pp. 4591-4595. |
“IBM Reports Carbon Nanotube Transistor Breakthrough”, www.hpcwire.com (2015). |
Cao et al., “End-bonded contacts for carbon nanotube transistors with low, size-independent resistance”, Science 350 (2015) pp. 68-72. |
“Fundamental Physical Aspects of Carbon Nanotube Transistors”, a chapter of the book entitled “Carbon Nanotubes” edited by Jose Mauricio Marulanda (2010). |
Schroter et al., “Carbon Nanotube FET Technology for Radio-Frequency Electronics: State-of-the-Art Overview”, IEEE Journal of the Electron Devices Society 1 (2013) pp. 9-20. |
Leonard et al., “Electrical contacts to one- and two-dimensional nanomaterials”, Nature Nanotechnology 6 (2011) pp. 773-783. |
Misewich et al., “Electrically Induced Optical Emission from a Carbon Nanotube FET”, Science 300 (2003) pp. 783-786. |
Q. Cao et al., “End-Bonded Contacts for Carbon Nanotube Transistors with Low, Size-Independent Resistance,” Science, Oct. 2015, pp. 68-72, vol. 350, No. 6256. |
Y. Zhang et al., “Heterostructures of Single-Walled Carbon Nanotubes and Carbide Nanorods,” Science, Sep. 1999, pp. 1719-1722, vol. 285, No. 5434. |
T.-J. Ha et al., “Highly Uniform and Stable N-Type Carbon Nanotube Transistors by Using Positively Charged Silicon Nitride Thin Films,” Nano Letters, Jan. 2015, pp. 392-397, vol. 15, No. 1. |
Z. Zhang et al., “Reverse Degradation of Nickel Graphene Junction by Hydrogen Annealing,” AIP Advances, Jan. 2016, pp. 1-7, vol. 6. |
U.S. Appl. No. 14/933,339, filed in the name of Q. Cao et al. on Nov. 5, 2015 and entitled “End-Bonded Metal Contacts on Carbon Nanotubes.” |
U.S. Appl. No. 14/957,664, filed in the name of S.-J. Han et al. on Dec. 3, 2015 and entitled “Carbon Nanotube Device with N-Type End-Bonded Metal Contacts.” |
List of IBM Patents or Patent Applications Treated as Related. |
Banhart, “Interactions Between Metals and Carbon Nanotubes: at the Interface Between Old and New Materials,” Nanoscale, 2009, pp. 201-213, vol. 1. |
Cha et al., “Three-Dimensional Imaging of Carbon Nanotubes Deforemed by Metal Islands,” Nano Letters, 2007, pp. 3770-3773, vol. 7. |
Perebeinos et al., “Carbon Nanotube Deformation and Collapse under Metal Contacts,” Nano Letters, 2014, pp. 4376-4380, vol. 14. |
Number | Date | Country | |
---|---|---|---|
20180019282 A1 | Jan 2018 | US |