IEEE Transactions on Electron Devices, Jun., 1980, vol. ED-27, No. 6, "Analysis of GaAs FET's for Integrated Logic", Lehovec et al. |
Proceedings of the IEEE, vol. 70, No. 1, "High Speed GaAs Integrated Circuits", Jan., 1982, pp. 35-45, Long et al. |
IBM Technical Disclosure Bulletin, Dec., 1986, vol. 29, No. 7, pp. 2885-2886, "Digital Driver with MESFETS Having Three Different Threshold Voltages". |
IEEE Transactions on Electron Devices, vol. ED-27, No. 6, Jun., 1980, pp. 1102-1109, "Quasi-Normally-Off MESFET Logic for High-Performance GaAs IC's", Nuzillat et al. |
IEEE Transactions on Microwave Theory and Techniques, vol. MTT-35, No. 3, Mar., 1987, pp. 245-259, "High-Speed Digital IC Performance Outlook", Greiling. |
IEEE Journal of Solid-State Circuits, vol. SC-22, No. 6, Dec., 1987 pp. 1031-1040, "Wide-Band, Low-Noise, Matched-Impedance Amplifiers in Submicrometer MOS Technology", Toh et al. |
Zuleeg et al., "Femtojoule High-Speed Planar GaAs E-JFET Logic", IEEE TELD, vol. ED-25, No. 6, Jun., 1978, pp. 628-639. |
"GaAs Digital Integrated Circuit Technology", pp. 538-543 and 568-573. |
IEEE Transactions of Electron Devices, vol. ED-27, No. 6, Jun. 1980, "Analysis of GaAs FET's For Integrated Logic", LeHovec et al., pp. 1074-1091. |
GaAs IC Symposium, "A 0.1-4.5 GHz, 20 mW GaAs Prescaler Operating at 125.degree. C.", Meignant et al., pp. 129-132. |
1986 IEEE, Ga As IC Symposium, "GaAs MESFET 4.times.4 Crosspoint Switch", Anderson. |
IEEE 1985 Custom Integrated Circuits Conference, "Super-Buffer FET Logic (SBFL) for GaAs Gate Arrays", Tanaka et al., pp. 425-428. |
IEEE Transactions on Electron Devices, vol. ED-27, No. 6, Jun., 1980, "Quasi-Normally-Off MESFET Logic for High-Performance GaAs IC's", Nuzillat et al., pp. 1102-1109. |
IEEE Proceedings of the International Conference on Computer Design, Oct. 7, 1985, "GaAs E/D BFL Circuit Technology for ECL Compatible 1.6k Gate Array", Tanaka et al. |
IEEE Electron Device Letters, vol. EDL-7, No. 3, Mar. 1986, "A Simple Method to Improve the Noise Margin of III-V DCFL Digital Circuit Coupling Diode FET Logic", Yang et al., pp. 145-148. |