Claims
- 1. An apparatus comprising:
- a first integrated circuit and a second integrated circuit each comprising:
- a first phase-locked loop (PLL) formed on an integrated circuit die;
- a reference clock signal pin coupled to the first PLL by a first path of electrical length L1;
- a first PLL driver coupled to the first PLL; and
- a first PLL feedback pin coupled to the first PLL by a second path of electrical length L2, wherein L1.apprxeq.L2;
- wherein the first PLL driver of the first integrated circuit is coupled to the reference clock signal pin of the second integrated circuit by a first propagation path of electrical length L3.
- 2. The apparatus of claim 1 wherein the first path has a physical length D1, wherein the second path has a physical length D2, wherein D1.apprxeq.D2.
- 3. The apparatus of claim 1 wherein the first PLL driver of the first integrated circuit is coupled by a first feedback path of electrical length L4 to the first PLL feedback pin of the first integrated circuit, wherein L3-L4.
- 4. The apparatus of claim 3 wherein the propagation path has a physical length D3, wherein the first feedback path has a physical length D4, wherein D3-D4.
- 5. The apparatus of claim 1 wherein each integrated circuit further comprises:
- an internal core formed on the integrated circuit die; and
- a second PLL formed on the integrated circuit die, the second PLL coupled to the reference clock signal pin by a core propagation path of electrical length L5, the second PLL coupled to the internal core by a core feedback path of electrical length L6, wherein L5.apprxeq.L6.
- 6. The apparatus of claim 5 wherein L1.apprxeq.L5.
- 7. The apparatus of claim 6 wherein L1, L2, L5 and L6 correspond to respective physical lengths D1, D2, D5, and D6, wherein D1.apprxeq.D2.apprxeq.D5.apprxeq.D6.
- 8. The apparatus of claim 5, wherein the first path has a physical length D1, wherein the second path has a physical length D2, propagation path has a physical length D5, wherein the core feedback path has a physical length D6, wherein D1.apprxeq.D2, wherein D5.apprxeq.D6.
- 9. The apparatus of claim 1, wherein a propagated signal at one end of the first propagation path has a same frequency as a reference clock signal applied to the reference clock signal pin of the first integrated circuit.
- 10. The apparatus of claim 1 further comprising:
- a component coupled to the first PLL driver of the second integrated circuit by a propagation path of electrical length L7, wherein the propagation path provides a cascaded propagated signal to the component, wherein the cascaded propagated signal is synchronous to a reference clock signal provided to the reference clock signal pin of the first integrated circuit.
- 11. The apparatus of claim 10 wherein the propagated signal has a same frequency as the reference clock signal.
- 12. The apparatus of claim 10 wherein the feedback pin of the second integrated circuit is coupled to the first PLL driver of the second integrated circuit by a second feedback path of electrical length L8.
- 13. The apparatus of claim 12 wherein L7.apprxeq.L8.
- 14. The apparatus of claim 12 wherein L7 and L8 have corresponding physical lengths of D7 and D8, wherein D7.apprxeq.D8.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of application Ser. No. 09/012,479 filed on Jan. 23, 1998 now U.S. Pat. No. 6,047,383.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3567914 |
Neese et al. |
Mar 1971 |
|
5544088 |
Aubertine et al. |
Aug 1996 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
012479 |
Jan 1998 |
|