1. Field of the Invention
Embodiments of the present invention relate to the field of circuit design. More specifically, embodiments of the present invention relates to a cascaded PLL arrangement.
2. Background Information
Over the years, ongoing advancements in the field of microprocessor design and fabrication have facilitated the continued increase in microprocessor clock frequencies. High frequency microprocessor core clocks are typically synthesized from existing, lower frequency external reference clocks such as a bus clock. In the past, it was fairly simple to achieve a desired core frequency using PLLs as microprocessor core-to-bus frequency ratios were relatively low. Nowadays however, in order to generate the multi-Gigahertz microprocessor core frequencies that are typical, a large PLL synthesis factor is required. Unfortunately, as PLL synthesis factors increase, the circuit area required to implement the PLLs also increases.
In the past, microprocessor core clock signals and microprocessor I/O clock signals have been generated by two PLLs disposed in a parallel arrangement with respect to one another.
Another problem associated with the parallel PLL configuration illustrated in
The present invention will be described by way of exemplary embodiments, but not limitations, illustrated in the accompanying drawings in which like references denote similar elements, and in which:
A method and apparatus for generating clock frequencies using cascaded phase locked loops (PLL) is described. In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, those skilled in the art will understand that the present invention may be practiced without these specific details, that the present invention is not limited to the depicted embodiments, and that the present invention may be practiced in a variety of alternative embodiments. In other instances, well known methods, procedures, components, and circuits have not been described in detail.
Various operations will be described as multiple discrete steps performed in turn in a manner that is helpful for understanding the present invention. However, the order of description should not be construed as to imply that these operations are necessarily performed in the order they are presented, nor even order dependent.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment or invention. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. Lastly, the terms “comprising”, “including”, “having”, and the like, as used in the present application, are intended to be synonymous.
In addition to I/O PLL 202 and core PLL 212, clock generation circuitry 200 further includes feedback frequency dividers 204, 206 and 214. Each of feedback frequency dividers 204, 206 and 214 represent circuitry to divide the frequency of an input signal by an integer value to produce an output signal having a reduced or “divided-down” frequency as compared to an input signal. More specifically, in the illustrated embodiment, feedback frequency divider 204 generates feedback signal 205 based upon data clock signal 203, feedback frequency divider 206 generates reference signal 209 based upon data clock signal 203, and feedback frequency divider 214 generates reference signal 215 based upon core clock signal 213. In one embodiment, one or more of feedback frequency dividers 204, 206 and 214 are selectively programmable so as to divide the frequency of an input signal by a selected factor. In one embodiment, feedback frequency divider 206 may be selectively programmed to divide the frequency of data clock signal 203 by a factor of 4, 2 or 1. Similarly, in one embodiment, feedback frequency divider 214 may be programmed to divide the frequency of core clock signal 213 by an integer value selected from a group of integer values including a low integer value, and a high integer value that is less than two times the low integer value. In one embodiment, feedback frequency divider 214 may be programmed to divide the frequency of core clock signal 213 by an integer value that is greater than or equal to 12 and less than or equal to 23. For example, if feedback frequency divider 206 is set to divide data clock signal 203 by 1, 2 or 4, the effective synthesis factor range of clock generation circuitry 200 would be 12-23, 2446 and 48-92, respectively.
By selecting a higher multiplied input reference frequency for the Core PLL, its output frequency can be ratcheted up to reach a higher synthesis multiplication factor. Because the Core PLL's ratio range is small, its damping factor fits in a tight design range, and the filter capacitor required to stabilize the Core PLL can be minimized. Since the implementation area of a PLL is largely dependent upon the total capacitance of the PLL, a cascaded PLL arrangement facilitates leveraging a wide synthesis range while reducing the overall PLL implementation size. Moreover, the cascaded arrangement of I/O PLL 202 and core PLL 212 provides an additional level of filtering of external reference clock phase noise not available in single PLL implementations.
During lock acquisition, the PFD attempts to correct for frequency differences and/or phase misalignments between the reference and feedback clocks 324, 326. The correction comes in the form of the UP/DOWN control signals 330, 332 whose pulse-widths are proportional to the frequency and/or phase error between the two input signals. The pulse width of the UP/DOWN control signals 330, 332 informs the charge-pump as to how much current to source or sink from loop filter capacitors.
Although it may not be readily apparent from
While the present invention has been described in terms of the above-illustrated embodiments, those skilled in the art will recognize that the invention is not limited to the embodiments described. For example, the PLL of
Number | Name | Date | Kind |
---|---|---|---|
4577241 | Wilkinson | Mar 1986 | A |
6112308 | Self et al. | Aug 2000 | A |
6218876 | Sung et al. | Apr 2001 | B1 |
6320424 | Kurd et al. | Nov 2001 | B1 |
6329882 | Fayneh et al. | Dec 2001 | B1 |
6433599 | Friedrich et al. | Aug 2002 | B2 |
6636575 | Ott | Oct 2003 | B1 |