This application claims priority under 35 U.S.C. §119 to Japanese Patent Application No. JP2006-085728 filed Mar. 27, 2006, the entire content of which is hereby incorporated by reference.
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly, to a cascode circuit used for the purpose of decreasing output voltage fluctuations in response to power supply voltage fluctuations.
2. Description of the Related Art
In order to improve the power supply rejection ratio of an analog circuit, a method of adding a cascode circuit is conventionally widely used. Take as an example a reference voltage circuit, which is used to obtain stable output voltage in response to power supply voltage fluctuations and temperature changes. Conventionally, a circuit as illustrated in
However, actually, the voltage of the reference voltage output terminal 102 fluctuates under the influence of channel length modulation effect of the depletion type MOS transistor 1. Accordingly, it is difficult to construct a reference voltage circuit having a high power supply rejection ratio. In order to suppress the channel length modulation effect and to suppress the fluctuations of the power supply voltage within a short period from affecting the reference voltage, a circuit illustrated in
In the reference voltage circuit as illustrated in
The depletion type MOS transistor 3 operates as a so-called cascode circuit, and operates so that voltage supplied to the ED type reference voltage circuit 200 becomes constant against the voltage fluctuations of the power supply voltage supply terminal 101.
The circuit is a reference voltage circuit having two channel reference voltage outputs. Paying attention to the ED type reference voltage circuit 200, it can be thought that the depletion type MOS transistor 3, which operates as the cascode circuit is connected to the ED type reference voltage circuit 200, and the depletion type MOS transistor 3 is connected to the bias voltage supply means 201 including a depletion type MOS transistor 6, an enhancement type MOS transistor 7, and a depletion type MOS transistor 8. Similarly, it can be estimated that the depletion type MOS transistor 8 is connected to a bias voltage supply means including the depletion type MOS transistor 1, the enhancement type MOS transistor 2, and the depletion type MOS transistor 3.
In recent years, because mobile devices are widely available and for other reasons, the needs for the realization of a lower power consumption circuit, which can operate for a longer time with a battery of the same capacitance, is increasing. Along with the above circumstances, a reference voltage circuit having a comparable or superior performance to that of that conventional one, and still can operate at lower voltage is advantageous.
In the circuit as illustrated in
In this case, gate-source voltages of the depletion type MOS transistors 3 and 8 each become zero when the characteristics of the two ED type reference voltage circuits are equal, and the characteristics of the depletion type transistors 3 and 8 each operate as a cascode circuit are equal, respectively. Therefore, the lowest operating voltage VDD(min) is expressed as the following equation:
VDD(min)=Vref+|VT2(VSB2=Vref)|+|VT3(VSB3=Vref+|VT2(VSB2=Vref)|)|, (Equation 1)
where Vref is an output voltage of the reference voltage output terminal 102, VT2(VSB2=Vref) is a threshold voltage of the enhancement type MOS transistor 2 when the source-backgate voltage is Vref, and VT3(VSB3=Vref+|VT2(VSB2=Vref)|) is the threshold voltage of the MOS transistor 3 when the source-backgate voltage is Vref+|VT2(VSB2=Vref)|.
When the power supply voltage becomes lower than VDD(min) expressed in Equation 1, the depletion type MOS transistors 3 and 8, which operate as a cascode circuit operate in an unsaturation state, and thus, the output resistance becomes small and the power supply rejection ratio is considerably deteriorated.
The present invention has been made to solve the above-mentioned problem, and an object of the present invention is to provide a reference voltage circuit and an electronic device using a cascode circuit having a comparable or superior power supply rejection ratio to that of a conventional circuit at lower operating voltage.
In order to attain the above-mentioned object, according to an aspect of the present invention, a reference voltage circuit includes a bias voltage supply means which can apply voltage lower than a gate potential to a source potential of an N-channel depletion type MOS transistor that operates as a cascode circuit, or, which can apply voltage higher than the gate potential to the source potential of a P-channel depletion type MOS transistor that operates as a cascode circuit. By making small the absolute value of the lowest necessary voltage for the saturated operation of the transistor, the lowest operating voltage of a reference voltage circuit can be lowered without deteriorating the power supply rejection ratio.
Further, according to the present invention, there is employed a structure, in which a control current source detects current through a circuit which operates as a load of the cascode circuit, and the current of the control current source is used to determine the bias voltage of the cascode circuit, and thus, bias voltage fluctuations due to variations in the process are suppressed.
The reference voltage circuit according to the present invention can, compared with the conventional circuit, operate at lower power supply voltage without the deterioration of the power supply rejection ratio.
In the accompanying drawings:
In the circuit described in the above, when the characteristics and the transconductance coefficients of the N-channel enhancement type MOS transistors 2 and 4, and that of the N-channel depletion type MOS transistors 3 and 5 are the same, the source-backgate voltage—drain current characteristics of the respective depletion type transistors are the same, and the drain currents of the respective depletion type transistors are the same, and thus, the source potentials of the respective depletion type transistors are the same.
Here, by making the transconductance coefficient of the N-channel enhancement type MOS transistor 4 larger than the transconductance coefficient of the N-channel enhancement type MOS transistor 2 by, for example, fixing the L length and making larger the W length, the source potential of the MOS transistor 5 can be made lower than the source potential of the N-channel depletion type MOS transistor 3.
Specifically, by making the transconductance coefficient of the N-channel depletion type MOS transistor 5 smaller than the transconductance coefficient of the N-channel depletion type MOS transistor 3, the source potential of the N-channel depletion type MOS transistor 5 can be made lower than the source potential of the N-channel depletion type MOS transistor 3.
Alternatively, by implementing both of the above, the source potential of the N-channel depletion type MOS transistor 5 can be made lower than the source potential of the N-channel depletion type MOS transistor 3.
In the structure as described in the above, the lowest operating voltage VDD(min) is expressed as the following equation:
VDD(min)=Vref+|VT2(VSB2=Vref)|+|VT3(VSB3=Vref+|VT2(VSB2=Vref)|)+Vgs3, (Equation 2)
where Vref is an output voltage of the reference voltage output terminal 102, VT2(VSB2=Vref) is a threshold voltage of the enhancement type MOS transistor 2 when the source-backgate voltage is Vref, VT3(VSB3=Vref+|VT2(VSB2=Vref)|) is a threshold voltage of the MOS transistor 3 when the source-backgate voltage is Vref+|VT2(VSB2=Vref)|, and Vgs3 is a gate-source voltage of the MOS transistor 3.
In this case, because the source potential of the MOS transistor 5 is lower than the source potential of the N-channel depletion type MOS transistor 3, Vgs3<0, and thus, the lowest operating voltage VDD(min) can be made lower than that of a conventional configuration.
Further, by using the cascode circuit according to the present invention as a source follower circuit as illustrated in
The circuit is structured such that N-channel depletion type transistors 10 and 3 which operate as cascode circuits are connected to an ED type reference voltage circuit 203 including an N-channel depletion type transistor 1, an N-channel depletion type transistor 9, an N-channel enhancement type MOS transistor 2, and a group of resistances 11.
An N-channel enhancement type MOS transistor 4 as a control current source is connected in parallel with the group of resistances 11. Further, An N-channel depletion type MOS transistor 5 having a gate terminal connected to a source terminal thereof is connected in series to the N-channel enhancement type MOS transistor 4.
Further, the source terminal of the N-channel depletion type MOS transistor 5 is connected to gate terminals of the N-channel depletion type transistors 10 and 3, and the N-channel enhancement type MOS transistor 4 and the N-channel depletion type MOS transistor 5 form a bias voltage supply means 201 for supplying constant bias voltage to the N-channel depletion type transistors 10 and 3 which operate as the cascode circuits.
In this circuit, also, by making the transconductance coefficient of the N-channel depletion type MOS transistor 5 smaller than the transconductance coefficient of the N-channel depletion type MOS transistor 3, the source potential of the N-channel depletion type MOS transistor 5 can be made lower than the source potential of the N-channel depletion type MOS transistor 3. In this construction, similarly to the case of Embodiment 1, the lowest operating voltage VDD(min) is expressed as Equation 2. Because the source potential of the MOS transistor 5 is lower than the source potential of the N-channel depletion type MOS transistor 3, Vgs3<0, and thus, the lowest operating voltage VDD(min) can be made lower than that of a conventional configuration.
With regard to the relationship between transconductance coefficients of the transistors, constructions similar to those described in the first embodiment can obtain similar effects.
Similarly to the case of the second embodiment, the circuit is constructed such that an N-channel depletion type transistor 3 which operates as a cascode circuit is connected to an ED type reference voltage circuit 203 including an N-channel depletion type transistor 1, an N-channel depletion type transistor 9, an N-channel enhancement type MOS transistor 2, and a group of resistances 11, and a gate of an N-channel depletion type transistor 10 which operates as a cascode circuit is connected to a source terminal of the N-channel depletion type transistor 3.
An N-channel enhancement type MOS transistor 4 as a control current source is connected in parallel with the group of resistances 11. Further, An N-channel depletion type MOS transistor 5 having a gate terminal connected to a source terminal thereof is connected in series to the N-channel enhancement type MOS transistor 4.
Further, the source terminal of the N-channel depletion type MOS transistor 5 is connected to a gate terminal of the N-channel depletion type transistor 3, and the N-channel enhancement type MOS transistor 4 and the N-channel depletion type MOS transistor 5 form a bias voltage supply means 201 for supplying constant bias voltage to the N-channel depletion type transistor 3 which operates as the cascode circuit.
In this circuit, also, by making the transconductance coefficient of the N-channel depletion type MOS transistor 5 smaller than the transconductance coefficient of the N-channel depletion type MOS transistor 3, the source potential of the N-channel depletion type MOS transistor 5 can be made lower than the source potential of the N-channel depletion type MOS transistor 3. In this construction, similarly to the case of Embodiment 1, the lowest operating voltage VDD(min) is expressed as Equation 2. Because the source potential of the MOS transistor 5 is lower than the source potential of the N-channel depletion type MOS transistor 3, Vgs3<0, and thus, the lowest operating voltage VDD(min) can be made lower than that of a conventional configuration.
Number | Date | Country | Kind |
---|---|---|---|
2006-085728 | Mar 2006 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4528496 | Naokawa et al. | Jul 1985 | A |
5394079 | Llewellyn | Feb 1995 | A |
5512815 | Schrader | Apr 1996 | A |
5585712 | Isham | Dec 1996 | A |
5966005 | Fujimori | Oct 1999 | A |
6150871 | Yee | Nov 2000 | A |
6194887 | Tsukada | Feb 2001 | B1 |
6194955 | Ishida | Feb 2001 | B1 |
6204724 | Kobatake | Mar 2001 | B1 |
6348832 | Chih | Feb 2002 | B1 |
6348835 | Sato et al. | Feb 2002 | B1 |
6552603 | Ueda | Apr 2003 | B2 |
6727744 | Nagaya | Apr 2004 | B2 |
6919753 | Wang et al. | Jul 2005 | B2 |
7038530 | Chou | May 2006 | B2 |
7142044 | Sano | Nov 2006 | B2 |
7236050 | Bedarida et al. | Jun 2007 | B2 |
7265628 | Lloyd et al. | Sep 2007 | B2 |
7282989 | Byeon | Oct 2007 | B2 |
7301322 | Choi | Nov 2007 | B2 |
7372316 | Chatterjee et al. | May 2008 | B2 |
7375504 | Mheen et al. | May 2008 | B2 |
20030042969 | Su et al. | Mar 2003 | A1 |
20050218968 | Watanabe | Oct 2005 | A1 |
20060033557 | Toumazou et al. | Feb 2006 | A1 |
20060170489 | Bedarida et al. | Aug 2006 | A1 |
20070210852 | Imura | Sep 2007 | A1 |
20070290740 | Jongsma | Dec 2007 | A1 |
20080074173 | Tu | Mar 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20070221996 A1 | Sep 2007 | US |