Cascode gain boosting system and method for a transmitter

Information

  • Patent Grant
  • 7737788
  • Patent Number
    7,737,788
  • Date Filed
    Thursday, December 20, 2007
    17 years ago
  • Date Issued
    Tuesday, June 15, 2010
    14 years ago
Abstract
A communication device includes a first polarity driver circuit including a first current source, a first amplifier that receives an input signal, that controls the first current source, and that receives a signal from the first current source, a first cascode device arranged in a cascode configuration with the first current source, and a second amplifier that receives a bias signal, that controls the first cascode device, and that receives a signal from the first cascode device.
Description
BACKGROUND

1. Field of the Invention


The present invention relates to systems for communicating data via a communication channel. More particularly, the present invention relates to a cascode gain boosting system and method that can be used in a transmitter, such as, for example, a gigabit transmitter or the like.


2. Background Information


For purposes of illustration, FIG. 1 is a diagram illustrating a transmission system 100 that can be used to transmit, for example, a differential output current signal IOUT. In differential mode, IOUT=IOUT+−IOUT−. In the differential configuration, the transmission system 100 includes a driver circuit 103 for a first polarity signal configured to generate the positive component signal (e.g., IOUT+) of the differential output current signal. A driver circuit 107 for a second polarity signal is configured to generate the negative component signal (e.g., IOUT−) of the differential output current signal. The driver circuit 103 for the first polarity signal and the driver circuit 107 for the second polarity signal are respectively coupled to an interface circuit 150 for interfacing the driver circuits to unshielded twisted pairs (hereinafter “UTP”) 155 (e.g., Category-5 twisted pair cables for a gigabit channel or the like). The interface circuit 150 can include one or more resistors RTX. The resistor RTX is arranged in parallel across the primary windings of an isolation transformer 165, with the secondary windings coupled to the UTP 155. The isolation transformer 165 includes a center tap on the primary windings with a DC center tap voltage, VCT 170.


The driver circuit 103 for the first polarity signal includes a pair of transistors (e.g., first transistor Q1 and second transistor Q2) arranged in a cascode configuration. In such a cascode circuit, the first transistor Q1 is arranged in a common-source (or common-emitter) configuration, and is followed by the second transistor Q2 arranged in a common-gate (or common-base) configuration that is biased by a (constant) bias voltage, such as, for example, bias signal VBIAS. The bias signal VBIAS can be operated at a value determined by, for example, the saturation condition of the transistors at the maximum output current.


More particularly, the first transistor Q1 includes a gate electrode configured to receive an input signal VINPUT, and a source electrode coupled to a reference voltage 130 (e.g., a ground) through a load (e.g., source resistor RS+). The second transistor Q2 includes a gate electrode configured to receive the bias signal VBIAS, and a source electrode coupled to the drain electrode of the first transistor Q1. The positive component signal of the differential output current signal (e.g., IOUT+) is output on the drain electrode of the second transistor Q2, which is coupled to the interface circuit 150. For purposes of illustration, denote the gain of the first transistor Q1 as A1, and the gain of the second transistor Q2 as A2. Consequently, the output impedance RO+ of the driver circuit 103 for the first polarity signal (i.e., the output impedance looking “down” into the driver circuit 103 for the first polarity signal) is given as: RO+=(A1)(A2)RS+. The driver circuit 107 for the second polarity signal comprises a similar configuration and operation to that of the driver circuit 103 for the first polarity signal to output the negative component signal of the differential output current signal (e.g., IOUT−).


With respect to the driver circuit 103 for the first polarity signal, the input signal VINPUT is applied to the gate electrode of the first transistor Q1, and the bias signal VBIAS is applied to the gate electrode of the second transistor Q2. The first transistor Q1 converts the input signal VINPUT into a proportional current, which produces potential variations on the source electrode of the second transistor Q2. These variations appear on the output of the driver circuit 103 for the first polarity signal, amplified by the gain factor of the first and second transistors Q1 and Q2. The cascode configuration can operate, for example, to keep the current at node 140 (located between the drain electrode of the first transistor Q1 and the source electrode of the second transistor Q2) substantially constant so that there is little signal sweep, and, therefore, little change in the current output by the first transistor Q1. However, in the presence of very large swings of the output signals, lowering the center tap voltage VCT 170 can move the cascode circuit closer to its swing point. For purposes of illustration, let VCT=1.8 V. For 10 BASE-T operation, VTX+=VCT±1.25 V. Thus, the output voltage (VTX+) of the driver circuit 103 for the first polarity signal can swing from 0.55 V to 3.05 V. However, the lower swing voltage of 0.55V can result in the “quashing” of the second transistor Q2 and pushing the first transistor Q1 into saturation and out of its corresponding linear operating range.


Therefore, there is a need for an improved transmitter design to allow transmission systems, such as, for example, transmission system 100, to operate at very low center tap voltages.


SUMMARY OF THE INVENTION

A cascode gain boosting system and method is disclosed that can be used with, for example, gigabit Ethernet and the like. In accordance with exemplary embodiments of the present invention, according to a first aspect of the present invention, a communication device includes a first polarity driver circuit. The first polarity driver circuit includes a first current source and a first amplifier. The first amplifier is arranged in a feedback configuration with the first current source. The first amplifier is configured to receive an input signal. The first polarity driver circuit includes a first cascode device. The first cascode device is arranged in a cascode configuration with the first current source. The first polarity driver circuit includes a second amplifier. The second amplifier is arranged in a feedback configuration with the first cascode device. The second amplifier is configured to receive a bias control signal.


According to the first aspect, the first polarity driver circuit can be configured to generate a transmit signal component of a differential signal at a first polarity. The first cascode device can be configured to output the transmit signal component of the differential signal at the first polarity. The input signal can comprise an input voltage signal. The first amplifier and the first current source can be configured to convert the input voltage signal into a corresponding current signal for supply to the first cascode device. The second amplifier can be configured to enhance a gain provided by the first cascode device to increase an output impedance of the first polarity driver circuit. The second amplifier can comprise an amplifier circuit selected from the group consisting of a differential amplifier and a feedback amplifier. The first cascode device can comprise, for example, a transistor. The first current source can comprise, for example, a transistor in communication with a load. The communication device can comprise a bias signal device in communication with the second amplifier. The bias signal device can be configured to generate the bias signal for biasing the first polarity driver circuit. The communication device can comprise a bias signal control device in communication with the bias signal device. The bias signal control device can be configured to control the bias signal circuit to alter the bias signal.


According to the first aspect, the communication device can include a second polarity driver circuit. The second polarity driver circuit can include a second current source and a third amplifier. The third amplifier can be arranged in a feedback configuration with the second current source. The third amplifier can be configured to receive the input signal. The second polarity driver circuit can include a second cascode device. The second cascode device can be arranged in a cascode configuration with the second current source. The second polarity driver circuit can include a fourth amplifier. The fourth amplifier can be arranged in a feedback configuration with the second cascode device. The fourth amplifier can be configured to receive the bias control signal.


According to the first aspect, the second polarity driver circuit can be configured to generate a transmit signal component of the differential signal at a second polarity. The second cascode device can be configured to output the transmit signal component of the differential signal at the second polarity. The third amplifier and the second current source can be configured to convert the input voltage signal into a corresponding current signal for supply to the second cascode device. Each of the second and fourth amplifiers can be configured to enhance a gain provided by the first and second cascode devices, respectively, to increase an output impedance of the first polarity and second polarity driver circuits, respectively. Each of the second and fourth amplifiers can comprise an amplifier circuit selected from the group consisting of a differential amplifier and a feedback amplifier. Each of the first and second cascode devices can comprise, for example, a transistor. Each of the first and second current source can comprise, for example, a transistor in communication with a load.


According to the first aspect, the communication device can include a bias signal device in communication with the second and fourth amplifiers. The bias signal device can be configured to generate the bias signal for biasing the first polarity and second polarity driver circuits. The communication device can include a bias signal control device in communication with the bias signal device. The bias signal control device can be configured to control the bias signal circuit to alter the bias signal. The communication device can include an interface device in communication with the first polarity and second polarity driver circuits. The interface device can be configured to interface the communication device to a communication channel. According to an exemplary embodiment of the first aspect, each of the first and second current sources can comprise a transistor arranged in one of a common-emitter and a common-source configuration. Each of the first and second cascode devices can comprise a transistor arranged in one of a common-base and a common-gate configuration. The first polarity driver circuit and the second polarity driver circuit can be arranged in a differential configuration to output a differential signal.


According to the first aspect, the communication device can include a voltage source. The voltage source can be configured to supply a voltage to the second amplifier. The voltage supplied by the voltage source can be modified to alter the maximum signal output by the first cascode device. According to an alternative exemplary embodiment of the first aspect, the communication device can include first and second voltage sources configured to supply first and second voltages, respectively, to the second and fourth amplifiers, respectively. The first and/or second voltages supplied by the first and second voltage sources, respectively, can be modified to alter the maximum signals output by the first and second cascode devices, respectively. Additionally, the bias signal device can be configured to maintain the linear operation of the first and second cascode devices throughout associated swings in output voltages.


According to the first aspect, the differential signal can comprise a gigabit Ethernet signal or the like. The communication device can be compatible with any suitable wired or wireless standard, such as, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T or 10 GBASE-T. The communication device can be formed on a monolithic substrate. According to an exemplary embodiment of the first aspect, a gigabit transmitter can comprise the communication device. According to an alternative exemplary embodiment of the first aspect, an Ethernet controller can comprise the communication device.


According to a second aspect of the present invention, a method of communicating information includes the steps of: (a) receiving an input signal; (b) amplifying the input signal to generate a first signal; (c) amplifying the first signal from step (b) to supply a second signal; (d) supplying a first feedback signal from step (c) to step (b); (e) receiving a bias control signal; (f) amplifying the bias control signal to generate a third signal; (g) amplifying the second signal supplied from step (c) in accordance with the third signal; and (h) supplying a second feedback signal from step (g) to step (f), wherein step (h) comprises the step of: (h1) modifying a level of amplification provided in step (f) to maintain an amplitude of the second feedback signal substantially constant.


According to the second aspect, step (g) can comprise the step of: (g1) generating a transmit signal component of a differential signal at a first polarity. The method can include the steps of: (i) outputting the transmit signal component of the differential signal at the first polarity. The method can include the steps of: (j) receiving the input signal; (k) amplifying the input signal to generate a fourth signal; (l) amplifying the fourth signal from step (k) to supply a fifth signal; (m) supplying a third feedback signal from step (l) to step (k); (n) receiving the bias control signal; (o) amplifying the bias control signal to generate a sixth signal; (p) amplifying the fifth signal supplied from step (l) in accordance with the sixth signal to generate a transmit signal component of the differential signal at a second polarity; and (q) supplying a fourth feedback signal from step (p) to step (o), wherein step (q) comprises the step of: (q1) modifying a level of amplification provided in step (o) to maintain an amplitude of the fourth feedback signal substantially constant. The method can also include the step of: (r) outputting the transmit signal component of the differential signal at the second polarity.


According to the second aspect, the method can include the steps of: (s) supplying a voltage signal to step (f); and (t) modifying the voltage signal supplied by step (s) to alter a maximum signal output in step (g). According to an alternative exemplary embodiment of the second aspect, the method can include the steps of: (u) supplying a first voltage signal to step (f); (v) supplying a second voltage signal to step (o); and (w) modifying the first and/or second voltage signals supplied in steps (u) and (v), respectively, to alter the maximum signals output in steps (g) and (p), respectively.


According to the second aspect, the method can include the steps of: (z) generating the bias signal for steps (e) and (n); (aa) controlling step (z) to alter the bias signal generated in step (z); (bb) combining the transmit signal components at the first and second polarities to form the differential signal; and (cc) transmitting the differential signal via a communication channel. Step (z) can be configured to maintain linear operation of steps (g) and (p) throughout associated swings in output voltages. The differential signal can comprise a gigabit Ethernet signal. Step (f) can comprise the step of: (f1) differentially amplifying the bias control signal and the second feedback signal to generate the third signal. Step (o) can comprise the step of: (o1) differentially amplifying the bias control signal and the fourth feedback signal to generate the sixth signal. The method can be compatible with any suitable wireless or wired standard, including, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T, 10 GBASE-T or the like.


According to a third aspect of the present invention, a transmitter includes a first polarity driver circuit configured to generate a first component signal of a differential signal at a first polarity. The first polarity driver circuit includes a first current device and a first gain circuit. The first gain circuit is arranged in a feedback configuration with the first current device. The first gain circuit is configured to receive an input signal and to generate an amplified input signal. The first polarity driver circuit includes a first cascode element. The first cascode element is arranged in a cascode configuration with the first current device. The first cascode element is configured to output the first component signal of the differential signal at the first polarity. The first polarity driver circuit includes a second gain circuit. The second gain circuit is arranged in a feedback configuration with the first cascode element. The second gain circuit is configured to receive a bias control signal and to generate an amplified bias control signal.


According to the third aspect, the transmitter includes a second polarity driver circuit configured to generate a second component signal of the differential signal at a second polarity. The second polarity driver circuit includes a second current device and a third gain circuit. The third gain circuit is arranged in a feedback configuration with the second current device. The third gain circuit is configured to receive the input signal and to generate an amplified input signal. The second polarity driver circuit includes a second cascode element. The second cascode element is arranged in a cascode configuration with the second current device. The second cascode element is configured to output the second component signal of the differential signal at the second polarity. The second polarity driver circuit includes a fourth gain circuit. The fourth gain circuit is arranged in a feedback configuration with the second cascode element. The fourth gain circuit is configured to receive the bias control signal and to generate an amplified bias control signal.


According to the third aspect, the transmitter can include a bias signal circuit in communication with the second and fourth gain circuits. The bias signal circuit can be configured to generate the bias signal for biasing the first polarity and second polarity driver circuits. The transmitter can include a bias signal control circuit in communication with the bias signal circuit. The bias signal control circuit can be configured to control the bias signal circuit to alter the bias signal. The transmitter can include an interface circuit in communication with the first polarity and second polarity driver circuits. The interface circuit can be configured to interface the gigabit transmitter to a communication channel. According to an exemplary embodiment of the third aspect, each of the first and second current devices can comprise a transistor arranged in one of a common-emitter and a common-source configuration. Each of the first and second cascode elements can comprise a transistor arranged in one of a common-base and a common-gate configuration. Each of the second and fourth gain circuits can comprise a differential amplifier. Alternatively, each of the second and fourth gain circuits can comprise a feedback amplifier.


According to the third aspect, the differential signal can comprise a gigabit Ethernet signal. The transmitter can comprise, for example, a gigabit transmitter. The transmitter can be compatible with any suitable wired or wireless standard, such as, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T or 10 GBASE-T. The transmitter can be formed on a monolithic substrate. According to an exemplary embodiment of the third aspect, an Ethernet controller can comprise the transmitter. Alternatively, a digital-to-analog converter can comprise the transmitter.


According to a fourth aspect of the present invention, a communication device includes a first polarity means for driving. The first polarity driving means includes a first means for generating current, and a first means for amplifying. The first amplifying means is arranged in a feedback configuration with the first current generating means. The first amplifying means is configured to receive an input signal. The first polarity driving means includes a first means for cascoding. The first cascoding means is arranged in a cascode configuration with the first current generating means. The first polarity driving means includes a second means for amplifying. The second amplifying means is arranged in a feedback configuration with the first cascoding means. The second amplifying means is configured to receive a bias control signal.


According to the fourth aspect, the first polarity driving means can be configured to generate a transmit signal component of a differential signal at a first polarity. The first cascoding means can be configured to output the transmit signal component of the differential signal at the first polarity. The input signal can comprise an input voltage signal. The first amplifying means and the first current generating means can be configured to convert the input voltage signal into a corresponding current signal for supply to the first cascoding means. The second amplifying means can be configured to enhance a gain provided by the first cascoding means to increase an output impedance of the first polarity driving means. The second amplifying means can comprise an amplifier means selected from the group consisting of a means for differentially amplifying and a means for feedback amplifying. The first cascoding means can comprise a transistor means. The first current generating means can comprise a transistor means in communication with a resistive means. The communication device can include means for generating a bias signal for biasing the first polarity driving means. The bias signal generating means can be in communication with the second amplifying means. The communication device can include means for controlling the bias signal generating means to alter the bias signal. The controlling means can be in communication with the bias signal generating means.


According to the fourth aspect, the communication device can include a second polarity means for driving. The second polarity driving means can include a second means for generating current, and a third means for amplifying. The third amplifying means can be arranged in a feedback configuration with the second current generating means. The third amplifying means can be configured to receive the input signal. The second polarity driving means can include a second means for cascoding. The second cascoding means can be arranged in a cascode configuration with the second current generating means. The second polarity driving means can include a fourth means for amplifying. The fourth amplifying means can be arranged in a feedback configuration with the second cascoding means. The fourth amplifying means can be configured to receive the bias control signal.


According to the fourth aspect, the second polarity driving means can be configured to generate a transmit signal component of the differential signal at a second polarity. The second cascoding means can be configured to output the transmit signal component of the differential signal at the second polarity. The input signal can comprise an input voltage signal. The first amplifying means and the first current generating means can be configured to convert the input voltage signal into a corresponding current signal for supply to the first cascoding means. The third amplifying means and the second current generating means can be configured to convert the input voltage signal into a corresponding current signal for supply to the second cascoding means. Each of the second and fourth amplifying means can be configured to enhance a gain provided by the first and second cascoding means, respectively, to increase an output impedance of the first polarity and second polarity driving means, respectively. Each of the second and fourth amplifying means can comprise an amplifier means selected from the group consisting of a means for differentially amplifying and a means for feedback amplifying. Each of the first and second cascoding means can comprise a transistor means. Each of the first and second current generating means can comprise a transistor means in communication with a resistive means. The communication device can include means for generating a bias signal for biasing the first polarity and second polarity driving means. The bias signal generating means can be in communication with the second and fourth amplifying means. The communication device can include means for controlling the bias signal generating means to alter the bias signal. The controlling means can be in communication with the bias signal generating means. The communication device can include means for interfacing the communication device to a communication channel. The interfacing means can be in communication with the first polarity and second polarity driving means. The first polarity driving means and the second polarity driving means can be arranged in a differential configuration to output a differential signal.


According to the fourth aspect, the communication device can include a means for generating voltage. The voltage generating means can be configured to supply a voltage to the second amplifying means. The voltage supplied by the voltage generating means can be modified to alter the maximum signal output by the first cascoding means. According to an alternative exemplary embodiment of the fourth aspect, the communication device can include first and second means for generating voltages configured to supply first and second voltages, respectively, to the second and fourth amplifying means, respectively. The first and/or second voltages supplied by the first and second voltage generating means, respectively, can be modified to alter the maximum signals output by the first and second cascoding means, respectively. Additionally, the bias signal generating means can be configured to maintain the linear operation of the first and second cascoding means throughout associated swings in output voltages.


According to the fourth aspect, the differential signal can comprise a gigabit Ethernet signal or the like. The communication device can be compatible with any suitable wired or wireless standard, such as, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T or 10 GBASE-T. The communication device can be formed on a monolithic substrate. According to an exemplary embodiment of the first aspect, a gigabit transmitter can comprise the communication device. According to an alternative exemplary embodiment of the first aspect, an Ethernet controller can comprise the communication device.





BRIEF DESCRIPTION OF THE DRAWINGS

Other objects and advantages of the present invention will become apparent to those skilled in the art upon reading the following detailed description of preferred embodiments, in conjunction with the accompanying drawings, wherein like reference numerals have been used to designate like elements, and wherein:



FIG. 1 is a diagram illustrating a transmission system.



FIG. 2 is a diagram illustrating a signal transmission system, in accordance with an exemplary embodiment of the present invention.



FIG. 3 is a diagram illustrating a signal transmission system for transmitting a differential output signal, in accordance with an exemplary embodiment of the present invention.



FIG. 4 is a graph illustrating the extension in linear operating range of the first polarity driver circuit resulting from the addition of the second gain circuit, in accordance with an exemplary embodiment of the present invention.



FIGS. 5A and 5B are diagrams illustrating a differential amplifier arrangement and a feedback amplifier arrangement, respectively, for each of the second and fourth gain circuits, respectively, in accordance with an exemplary embodiment of the present invention.



FIGS. 6A and 6B are flowcharts illustrating steps for transmitting information, in accordance with an exemplary embodiment of the present invention.



FIGS. 7A and 7B are diagrams illustrating the first polarity driver circuit with alternative voltage supplies for supplying a voltage to the second gain circuit, in accordance with an exemplary embodiment of the present invention.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

Exemplary embodiments of the present invention are directed to a cascode gain boosting system and method that can be used with a transmitter, such as, for example, a gigabit transmitter, a transmitter in accordance with I.E.E.E. 802.3ab (incorporated by reference herein in its entirety), or any suitable type of transmitter. According to an exemplary embodiment, a transmission system includes a driver circuit. The driver circuit includes a first transistor configured to receive an input signal, and a second transistor configured to receive a bias signal. The first and second transistors are arranged in a cascode configuration. A gain circuit or amplifier is arranged in communication with the second transistor in a feedback configuration to provide enhanced gain for the second transistor. The amplifier is configured to receive the bias signal and a feedback signal from the second transistor, and output an amplified bias signal to the second transistor, thereby enhancing the gain of the second transistor. The second transistor is used to increase the output resistance of the driver circuit, and the output resistance is increased by the gain provided by the amplifier. The gain provided by the amplifier can be increased to compensate for low swings in output voltage. Consequently, the center tap voltage on the primary windings of an isolation transformer can be lowered. Such added gain boosting for the second transistor can provide additional stability to the cascode circuit at the node between the first and second transistors, even if the second transistor moves out of its linear operating range. Thus, exemplary embodiments of the present invention can be used in transmission systems for operating at very low center tap voltages.


These and other aspects of the present invention will now be described in greater detail. FIG. 2 is a diagram illustrating a signal transmission system 200 for transmitting, for example, a differential output signal (e.g., IOUT=IOUT+−IOUT−), in accordance with an exemplary embodiment of the present invention. The signal transmission system 200 is illustrated in a differential configuration and includes a first polarity driver circuit 205. The first polarity driver circuit 205 is configured to generate, for example, a first component signal of a differential signal at a first polarity (e.g., IOUT+). The first polarity driver circuit 205 includes a first current source 210 and can include a first gain circuit 215. The first gain circuit 215 is arranged in a feedback configuration with the first current source 210. The first gain circuit 215 is configured to receive an input signal, such as input voltage signal VINPUT, and to generate an amplified input voltage signal 218. The first polarity driver circuit 205 includes a first cascode device 220. The first cascode device 220 is arranged in a cascode configuration with the first current source 210. The first cascode device 220 is configured to output, for example, the first component signal of the differential signal at the first polarity (e.g., IOUT+). The first polarity driver circuit 205 includes a second gain circuit 225. The second gain circuit 225 is arranged in a feedback configuration with the first cascode device 220. The second gain circuit 225 is configured to receive a control signal, such as bias control signal VBIAS, and to generate an amplified bias control signal 228.


According to exemplary embodiments, the first cascode device 220 is used to increase the output impedance RO+ provided by the first polarity driver circuit 205 (i.e., the output impedance looking “down” into the first polarity driver circuit 205). The enhanced gain provided by the second gain circuit 225 amplifies the bias control signal VBIAS, thereby enhancing the gain provided by the first cascode device 220 and the overall output impedance RO+ of the first polarity driver circuit 205. For example, the gain provided by the second gain circuit 225 can be increased to compensate for very low swings in the output voltage. In other words, the cascode gain boosting can be used to drive the gain provided by the first cascode device 220 higher, even if the first cascode device 220 moves out of its linear operating range. Consequently, the enhanced gain provided by the addition of the second gain circuit 225 in the first polarity driver circuit 205 is used to maintain the linearity of the operation of the first polarity driver circuit 205 over large swings of output voltage.


The first current source 210 includes a first terminal 211, a second terminal 212 (e.g., on which to receive amplified input voltage signal 218), and a third terminal 213. The first terminal 211 is in electrical communication with a reference voltage 255 (e.g., a ground).


The first gain circuit 215 includes a fourth terminal 216 (e.g., on which to receive input voltage signal VINPUT), a fifth terminal 217 and an output (e.g., a sixth terminal). The fourth terminal 216 is configured to receive the input voltage signal VINPUT. The fifth terminal 217 is in electrical communication with the first terminal 211 of the first current source 210, thereby providing the feedback to the first gain circuit 215. According to exemplary embodiments, the signal fed back to the first gain circuit 215 (through fifth terminal 217) effectively tracks the input voltage signal VINPUT. The output of the first gain circuit is in electrical communication with the second terminal 212 of the first current source 210, and configured to supply the amplified input voltage signal 218 to the first current source 210. According to exemplary embodiments, the first gain circuit 215 and the first current source 210 form a voltage-to-current converter for converting the input voltage signal VINPUT to a corresponding current signal.


The first cascode device 220 includes a seventh terminal 221, an eighth terminal 222 (e.g., on which to receive amplified bias control signal 228), and a ninth terminal 223. The seventh terminal 221 is in electrical communication with the third terminal 213 of the first current source 210, thereby forming a cascode configuration. The ninth terminal 223 is configured to output, for example, the first component signal of the differential signal at the first polarity (e.g., IOUT+).


The second gain circuit 225 includes a tenth terminal 226, an eleventh terminal 227, and an output (e.g., a twelfth terminal). The tenth terminal 226 is configured to receive the bias control signal VBIAS. The eleventh terminal 227 is in electrical communication with the seventh terminal 221 of the first cascode device 220, thereby providing the feedback to the second gain circuit 225. The output is in electrical communication with the eighth terminal 222 of the first cascode device 220, and configured to supply the amplified bias control signal 228 to the first cascode device 220.


As discussed in more detail below, the signal transmission system 200 can include a bias signal circuit 287 in electrical communication with the second gain circuit 225. The bias signal circuit 287 can be configured to generate the bias control signal VBIAS for biasing the first polarity driver circuit 205. The signal transmission system 200 can also include a bias signal control circuit 288 in electrical communication with the bias signal circuit 287. The bias signal control circuit 288 can be configured to control the bias signal circuit 287 to alter the bias control signal VBIAS.


According to an exemplary embodiment, the first and second gain circuits 215 and 225 can be similar or different types of gain circuits. In such a configuration, the first and second gain circuits 215 and 225 can provide any suitable respective gains. For example, for purposes of illustration and not limitation, the first gain circuit 215 can provide a gain that is higher than that provided by the second gain circuit 225. According to an alternative exemplary embodiment, the first and second gain circuits 215 and 225 can be the same type of gain circuit, with the gain circuit providing same or different appropriate respective gains for amplifying the input voltage signal VINPUT and bias control signal VBIAS.


A second polarity driver circuit 230 comprises elements and a configuration similar to that of first polarity driver circuit 205. The second polarity driver circuit 230 also operates in a manner that is comparable to that of first polarity driver circuit 205, to output, for example, a negative component signal of the differential output current signal (e.g., IOUT−), and no further discussion will be provided.


According to exemplary embodiments, each of the first current source 210 and the first cascode device 220 can comprise any suitable type of transistor or other appropriate amplification device, including, but not limited to, a bipolar junction transistor (BJT), a field-effect transistor (FET), a metal-oxide-semiconductor field-effect transistor (MOSFET) or the like. Merely for purposes of illustration and not limitation, FIG. 3 is a diagram illustrating a signal transmission system 300 for transmitting, for example, a differential output signal, in accordance with an exemplary embodiment of the present invention. As illustrated in FIG. 3, the first current source 210 has been implemented with a corresponding FET and a load, such as, for example, source resistor RS+. The first cascode device 220 has also been implemented with a corresponding FET. In other words, first current source 210 can be implemented with a first transistor Q1 with a source resistor RS+, and the first cascode device 220 can be implemented with a second transistor Q2. Additionally, the first gain circuit 215 and the second gain circuit 225 can each be implemented with any suitable type of amplifier. For the cascode configuration illustrated in FIG. 3, the first transistor Q1 is arranged in a common-source configuration, while the second transistor Q2 is arranged in a common-gate configuration. It is to be noted that if BJTs were used instead of FETs, then the first transistor Q1 would be arranged in a common-emitter configuration, while the second transistor Q2 would be arranged in a common-base configuration. In other words, the configuration of each of the transistors in the cascode arrangements will depend on factors such as, for example, the type of transistor used.


It is again noted that the second polarity driver circuit 230 can comprise elements and a configuration similar to that of first polarity driver circuit 205 as illustrated in FIG. 3. The second polarity driver circuit 230 can also operate in a manner that is comparable to that of first polarity driver circuit 205 as illustrated in FIG. 3, to output, for example, the negative component signal of the differential output current signal (e.g., IOUT−).


For purposes of illustration, denote the gain of the first transistor Q1 as A1, which can include the corresponding gain from the first gain circuit 215 (from the amplified input voltage signal). Additionally, denote the gain of the second gain circuit 225 as AG and the gain of the second transistor Q2 as A2. Thus, the total gain from the second transistor Q2 can be denoted as A2′=(A2)(AG). Consequently, the output impedance RO+ of the first polarity driver circuit 205 (i.e., the output impedance looking “down” into the first polarity driver circuit 205) is given as: RO+=(A1)(A2′)RS+=(A1)(A2)(AG)RS+. According to exemplary embodiments, the enhanced gain provided by the second gain circuit 225 amplifies the bias control signal VBIAS, thereby enhancing the gain of the second transistor Q2 and the overall output impedance RO+ of the first polarity driver circuit 205. A similar result is obtained for the output impedance RO− of the second polarity driver circuit 230.


As discussed previously, the enhanced gain provided by the addition of the second gain circuit 225 in the first polarity driver circuit 205 provides a system for maintaining the linearity of the operation of the first polarity driver circuit 205. According to exemplary embodiments, the center tap voltage VCT 280 can be lowered, even for output signals with large voltage swings. The gain provided by the second gain circuit 225 can be increased to compensate for very low swings in the output voltage. The system can be configured, for example, to maintain the amplitude of the voltage at node 282 (located between first and second transistors Q1 and Q2) substantially constant over large swings of output voltage. Thus, the cascode gain boosting provided by exemplary embodiments of the present invention can be used to drive the corresponding gain higher, even if the second transistor Q2 moves out of its linear operating range.



FIG. 4 is a graph illustrating the extension in linear operating range of the first polarity driver circuit 205 resulting from the addition of the second gain circuit 225, in accordance with an exemplary embodiment of the present invention. As can be seen, with the additional gain boosting (graph line 405), an extension 410 in the linear operating range of the first polarity driver circuit 205 can be achieved over a driver circuit that does not include the additional gain boosting (graph line 415). Similar results apply to the second polarity driver circuit 230 (resulting from the addition of the fourth gain circuit 250). Accordingly, the center tap voltage VCT 280 on the primary windings of the isolation transformer 285 can be lowered. Thus, exemplary embodiments of the present invention can be used in transmission systems, transceivers, Ethernet controllers and other like driver circuits for operating at very low center tap voltages.


According to an exemplary embodiment of the present invention, the second gain circuit 225 can comprise any suitable type of amplifier, such as, for example, a differential amplifier. For example, FIG. 5A is a diagram illustrating a differential amplifier arrangement for the second gain circuit 225, in accordance with an exemplary embodiment of the present invention. For purposes of illustration and not limitation, FETs have been used for the transistors in the differential amplifier illustrated FIG. 5A. However, any suitable type of transistor can be used. Additionally, similar elements and configuration to that illustrated in FIG. 5A can be used for the fourth gain circuit 250 of the second polarity driver circuit 230.


As illustrated in FIG. 5A, the gate electrode of a fifth transistor Q5 can form the tenth terminal 226 of the second gain circuit 225 to which the bias control signal VBIAS is applied. The gate electrode of a sixth transistor Q6 can form the eleventh terminal 227 of the second gain circuit 225 to which the feedback signal from the first cascode device 220 is applied. The source electrodes of the fifth and sixth transistors Q5 and Q6 can be in electrical communication with each other and a current source 515, which is in electrical communication with a reference voltage 520 (e.g., a ground). The drain electrode of the fifth transistor Q5 can be in electrical communication with the source electrode of a seventh transistor Q7. The drain electrode of the sixth transistor Q6 can be in electrical communication with the source electrode of an eighth transistor Q8. A node 535, formed in the electrical connection between the drain electrode of the sixth transistor Q6 and the source electrode of the eighth transistor Q8, can form the output of the second gain circuit 225 for outputting the amplified bias control signal 228. The gate electrode of the seventh transistor Q7 can be in electrical communication with the gate electrode of the eighth transistor Q8, with both gate electrodes in electrical communication with a node 540 formed in the electrical connection between the drain electrode of the fifth transistor Q5 and the source electrode of the seventh transistor Q7. The drain electrodes of the seventh and eighth transistors Q7 and Q8 can be in electrical communication with an appropriate voltage supply, VDD.


According to an alternative exemplary embodiment of the present invention, the second gain circuit 225 can comprise any suitable type of feedback amplifier. FIG. 5B is a diagram illustrating a feedback amplifier arrangement for the second gain circuit 225, in accordance with an alternative exemplary embodiment of the present invention. For purposes of illustration and not limitation, FETs have been used for the transistors illustrated FIG. 5B. However, any suitable type of transistor can be used. Additionally, similar elements and configuration to that illustrated in FIG. 5B can be used for the fourth gain circuit 250 of the second polarity driver circuit 230.


As illustrated in FIG. 5B, the gate electrode of a fifth transistor Q5 can form the eleventh terminal 227 of the second gain circuit 225 to which the feedback signal from the first cascode device 220 is applied. The source electrode of the fifth transistor Q5 can be in electrical communication with a reference voltage 565 (e.g., a ground). A current source IBIAS, in electrical communication with the drain electrode of the fifth transistor Q5, can be used to supply the bias control signal VBIAS to the second gain circuit 225. The current source IBIAS can be in electrical communication with an appropriate voltage supply, VDD. A node 580, formed in the electrical connection between the drain electrode of the fifth transistor Q5 and current source IBIAS can form the output of the second gain circuit 225 for outputting the amplified bias control signal 228. According to exemplary embodiments, the fifth transistor Q5 acts as a feedback amplifier to sense the voltage at node 282 (see FIGS. 2 and 3) and provide amplification for the bias control signal VBIAS. Additionally, the current source IBIAS can be tuned to achieve the appropriate headroom for the first polarity driver circuit 205. In other words, the current source IBIAS can be tuned so that there is sufficient headroom for the voltage at node 282 for the worst-case operating scenario of first current source 210.


According to exemplary embodiments, the voltage supply for the second gain circuit 225 can be altered to change the maximum output to which the first cascode device 220 can be driven. FIG. 7A is a diagram illustrating the first polarity driver circuit 205 with a voltage supply 705 for supplying a voltage VDD to the second gain circuit 225, in accordance with an exemplary embodiment of the present invention. Accordingly, the output of the first cascode device 220 illustrated in FIG. 7A can be driven to a maximum voltage VDD while maintaining the linearity of the operation of the first cascode device 220 and the first polarity driver circuit 205 over corresponding swings of output voltage. However, FIG. 7B is a diagram illustrating the first polarity driver circuit 205 with a voltage supply 710 for supplying a voltage VS to the second gain circuit 225, in accordance with an alternative exemplary embodiment of the present invention. For example, the voltage VS supplied to the second gain circuit 225 as illustrated in FIG. 7B can be greater than the voltage VDD supplied to the second gain circuit 225 as illustrated in FIG. 7A, although voltage Vs can be greater than or less than voltage VDD. Accordingly, the output of the first cascode device 220 illustrated in FIG. 7B can be driven to a maximum voltage VS>VDD to achieve greater swings in output voltage, while still maintaining the linearity of the operation of the first cascode device 220 and the first polarity driver circuit 205. Any suitable type of voltage source or supply can be used for either voltage supply 705 or voltage supply 710. It is again noted that such alternative arrangements of voltage supplies can be used for the second polarity driver circuit 230.


Referring again to FIG. 2, the signal transmission system 200 can include one or more bias signal circuits 287 in electrical communication with the second and fourth gain circuits 225 and 250. The bias signal circuits 287 can be configured to generate the bias control signals VBIAS for biasing the first polarity and second polarity driver circuits 205 and 230. For example, a single bias signal circuit 287 can be used to generate bias control signals VBIAS for both the second and fourth gain circuits 225 and 250. Alternatively, individual bias signal circuits 287 can be used to generate respective bias control signals VBIAS for each of the second and fourth gain circuits 225 and 250. The bias signal circuits 287 can generate the bias control signals VBIAS in any suitable manner. The signal transmission system 200 can also include one or more bias signal control circuits 288 in electrical communication with the respective bias signal circuits 287. The bias signal control circuits 288 can be configured to control the bias signal circuits 287 to alter the bias control signals VBIAS. For example, the bias signal control circuits 288 can control the bias signal circuits 287 to generate the respective bias control signals VBIAS such that there is sufficient headroom for the voltages at nodes 282 and 284 for the worst-case operating scenarios of first and second current sources 210 and 235. For example, a single bias signal control circuit 288 can be used to control one or more bias signal circuits 287. Alternatively, individual bias signal control circuits 288 can be used to control respective bias signal circuits 287.


The signal transmission system 200 can include an interface circuit 275 in electrical communication with the first polarity and second polarity driver circuits 205 and 230. The interface circuit 275 is configured to interface the first polarity and second polarity driver circuits 205 and 230 to a communication channel. The communication channel can be any suitable type of communication channel capable of transmitting electrical information, such as a UTP 290, or any other suitable wired or wireless communication channel. The interface circuit 275 can include one or more resistors RTX. The resistor RTX is arranged in parallel across the primary windings of the isolation transformer 285, with the secondary windings coupled to the UTP 290. The isolation transformer 285 includes a center tap on the primary windings with a DC center tap voltage, VCT 280.


The first and second current sources 210 and 235, the first and second cascode devices 220 and 245, the first, second, third and fourth gain circuits 215, 225, 240 and 250, the bias signal circuits 287, and the bias signal control circuits 288 can each be implemented using any suitable electrical or electronic device capable of performing the functions associated with the respective element. Additionally, at least the first and second current sources 210 and 235, the first and second cascode devices 220 and 245, and the first, second, third and fourth gain circuits 215, 225, 240 and 250 can be formed on a monolithic substrate. In other words, any combination or all of the elements of the first polarity and second polarity driver circuits 205 and 230 can be constructed of common integrated circuit elements and can be implemented on a single chip along with the remaining components of, for example, a high speed bidirectional communication transceiver or the like. In accordance with an exemplary embodiment of the present invention, the transformer or hybrid portion of the interface circuit 275 is contemplated as an off-chip circuit element. Even though the exemplary embodiment contemplates the transformer being provided off-chip, it will be understood by skilled artisans familiar with integrated circuit design and fabrication that suitable transformers can be constructed from integrated circuit elements, such as combinations of spiral inductors and the like, and still provide sufficient DC coupling between the communication channel and an integrated circuit transceiver.


While the first polarity and second polarity driver circuits 205 and 230 have been described in terms of integrated circuit technology implementing, for example, a four-pair gigabit-type Ethernet transceiver or the like, it will be evident to one having ordinary skill in the art that the invention can be suitably implemented in other semiconductor technologies, such as bipolar, bi-CMOS, and the like, as well as be portable to other forms of bidirectional communication devices that operate in, for example, full duplex mode. According to an alternative exemplary embodiment, each component or device of the first polarity and second polarity driver circuits 205 and 230 can be formed on, for example, a separate substrate and can be in communication with another component or device using any appropriate type of electrical connection that is capable of carrying electrical information. In other words, the circuitry according to exemplary embodiments of the present invention can be constructed from discrete components as opposed to a monolithic circuit.


The signal transmission system 200 according to exemplary embodiments can be compatible with any suitable wireless or wired transmission protocol or network standard, such as, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T, 10 GBASE-T or the like. For example, the first polarity and second polarity driver circuits 205 and 230 can be configured to accommodate the 1.0 V output swings characteristic of 1000BASE-T operation, or the 2.5 V output swings characteristic of 10BASE-T operation. For example, in 1000BASE-T (gigabit Ethernet), the differential transmit signal can comprise a gigabit Ethernet signal. According to an alternative exemplary embodiment, the signal transmission system 200 can be used to transmit or otherwise communicate single-ended (i.e., non-differential) signals.



FIGS. 6A and 6B are flowcharts illustrating steps for transmitting information, in accordance with an exemplary embodiment of the present invention. Referring to FIG. 6A, to generate a first transmit signal component of a differential signal at a first polarity, in step 602, an input signal (e.g., input voltage signal VINPUT) is received (e.g., by first gain circuit 215). In step 604, the input signal is amplified (e.g., by first gain circuit 215) to generate a first signal (e.g., the signal applied to first current source 210). In step 606, the first signal is amplified (e.g., by first current source 210) to supply a second signal (e.g., the signal supplied to first cascode device 220). In step 608, a first feedback signal is supplied from step 606 (e.g., from the first current source 210) to step 604 (e.g., to the first gain circuit 215). In step 610, a bias control signal (e.g., bias control signal VBIAS) is received (e.g., by second gain circuit 225). In step 612, the bias control signal is amplified (e.g., by second gain circuit 225) to generate a third signal (e.g., the signal applied to the first cascode device 220).


In step 614, the second signal (e.g., from first current source 210) is amplified (e.g., by first cascode device 220) in accordance with the third signal to generate the first transmit signal component of the differential signal at the first polarity. In step 616, a second feedback signal is supplied from step 614 (e.g., from the first cascode device 220) to step 612 (e.g., to the second gain circuit 225). In accordance with an exemplary embodiment, step 616 can include the step 618 of modifying the level of amplification provided in step 612 (e.g., by second gain circuit 225) to maintain the amplitude of the second feedback signal (e.g., at node 282) substantially constant.


Again referring to FIG. 6A, to generate a second transmit signal component of the differential signal at a second polarity, in step 603, an input signal (e.g., input voltage signal VINPUT) is received (e.g., by third gain circuit 240). In step 605, the input signal is amplified (e.g., by third gain circuit 240) to generate a fourth signal (e.g., the signal applied to second current source 235). In step 607, the fourth signal is amplified (e.g., by second current source 235) to supply a fifth signal (e.g., the signal supplied to second cascode device 245). In step 609, a third feedback signal is supplied from step 607 (e.g., from the second current source 235) to step 605 (e.g., to the third gain circuit 240). In step 611, the bias control signal (e.g., bias control signal VBIAS) is received (e.g., by fourth gain circuit 250). In step 613, the bias control signal is amplified (e.g., by fourth gain circuit 250) to generate a sixth signal (e.g., the signal applied to the second cascode device 245).


In step 615, the fifth signal (e.g., from second current source 235) is amplified (e.g., by second cascode device 245) in accordance with the sixth signal to generate the second transmit signal component of the differential signal at the second polarity. In step 617, a fourth feedback signal is supplied from step 615 (e.g., from the second cascode device 245) to step 613 (e.g., to the fourth gain circuit 250). In accordance with an exemplary embodiment, step 617 can include the step 619 of modifying the level of amplification provided in step 613 (e.g., by fourth gain circuit 250) to maintain the amplitude of the fourth feedback signal (e.g., at node 284) substantially constant.


In FIG. 7B, in step 620, the first transmit signal component of the differential signal is output (e.g., by first cascode device 220). In step 621, the second transmit signal component of the differential signal is output (e.g., by the second cascode device 245). In step 630, the first and second transmit signal components are combined to form the differential signal. In step 635, the differential signal is transmitted via a communication channel (e.g., via UTP 290). The differential signal can comprise, for example, a gigabit Ethernet signal or the like. According to an exemplary embodiment, the method can include the step of generating the bias signal for steps 610 and 611 (e.g., by bias signal circuit 287). The method can also include the step of controlling the generation of the bias control signal VBIAS (e.g., by bias signal control circuit 288) to alter the bias control signal VBIAS. According to an exemplary embodiment, step 612 can include the step of differentially amplifying the bias control signal VBIAS and the second feedback signal to generate the third signal (e.g., using the differential amplifier illustrated in FIG. 5A). Furthermore, step 613 can include the step of differentially amplifying the bias control signal VBIAS and the fourth feedback signal to generate the sixth signal (e.g., using the differential amplifier illustrated in FIG. 5A). According to an alternative exemplary embodiment, the method can be used to transmit or otherwise communicate single-ended (i.e., non-differential) signals. According to exemplary embodiments, the method of transmitting information illustrated in FIGS. 6A and 6B can be compatible with any suitable wireless or wired transmission protocol or network standard, including, for example, 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T, 10 GBASE-T or the like.


Exemplary embodiments of the present invention can be used in any suitable application or system capable of communicating information, such as any appropriate form of transmitter or transceiver. For example, the signal transmission systems 200 and 300 illustrated in FIGS. 2 and 3, respectively, can be used with any suitable application, such as, for example, a digital-to-analog converter (DAC) or the like, that is capable of supplying the input voltage signal VINPUT to the first polarity and second polarity driver circuits 205 and 230 for transmission. For example, exemplary embodiments of the present invention can be used with the class B driver disclosed in U.S. Pat. No. 6,844,837, the entire contents of which are hereby incorporated by reference herein. The signal transmission systems 200 and 300 illustrated in FIGS. 2 and 3, in particular first polarity and second polarity driver circuits 205 and 230, can also form part of an Ethernet controller or transceiver or the like.


It will be appreciated by those of ordinary skill in the art that the present invention can be embodied in various specific forms without departing from the spirit or essential characteristics thereof. The presently disclosed embodiments are considered in all respects to be illustrative and not restrictive. The scope of the invention is indicated by the appended claims, rather than the foregoing description, and all changes that come within the meaning and range of equivalence thereof are intended to be embraced.

Claims
  • 1. A communication device comprising: a first polarity driver circuit comprising: a first current source;a first amplifier that receives a data input signal,controls the first current source, andreceives a signal from the first current source;a first cascode device arranged in a cascode configuration with the first current source,wherein the data input signal comprises an input voltage signal, and wherein the first amplifier and the first current source convert the input voltage signal into a corresponding current signal that is output to the first cascode device; anda second amplifier that receives a bias signal,controls the first cascode device, andreceives a signal from the first cascode device.
  • 2. The communication device of claim 1 wherein the first polarity driver circuit generates a transmit signal component of a differential signal having a first polarity.
  • 3. The communication device of claim 2 wherein the first cascode device outputs the transmit signal component.
  • 4. The communication device of claim 1 wherein the second amplifier increases gain provided by the first cascode device.
  • 5. The communication device of claim 1 wherein the second amplifier is selected from the group consisting of a differential amplifier and a feedback amplifier.
  • 6. The communication device of claim 1 wherein the first cascode device comprises a transistor.
  • 7. The communication device of claim 1 wherein the first current source comprises a transistor in communication with a load.
  • 8. The communication device of claim 1 further comprising a bias signal device that communicates with the second amplifier and that generates the bias signal for biasing the first polarity driver circuit.
  • 9. The communication device of claim 8 further comprising a bias signal control device that controls the bias signal circuit to alter the bias signal.
  • 10. The communication device of claim 1 further comprising: a second polarity driver circuit comprising: a second current source;a third amplifier that receives a second data input signal,controls the second current source, andreceives a signal from the second current source;a second cascode device arranged in a cascode configuration with the second current source; anda fourth amplifier that receives a bias signal,controls the second cascode device, andreceives a signal from the second cascode device.
  • 11. The communication device of claim 10 wherein the second polarity driver circuit generates a transmit signal component of the differential signal having a second polarity.
  • 12. The communication device of claim 11 wherein the second cascode device outputs the transmit signal component.
  • 13. The communication device of claim 10 wherein the second data input signal comprises an input voltage signal, and wherein the first amplifier and the first current source convert the input voltage signal into a corresponding current signal that is output to the first cascode device, and wherein the third amplifier and the second current source convert the input voltage signal into a corresponding current signal that is output to the second cascode device.
  • 14. The communication device of claim 10 wherein each of the second and fourth amplifiers increase gain provided by the first and second cascode devices, respectively.
  • 15. The communication device of claim 10 wherein each of the second and fourth amplifiers are selected from the group consisting of a differential amplifier and a feedback amplifier.
  • 16. The communication device of claim 10 wherein the each of the first and second cascode devices comprises a transistor.
  • 17. The communication device of claim 10 wherein each of the first and second current sources comprises a transistor in communication with a load.
  • 18. The communication device of claim 10 further comprising a bias signal device that generates the bias signal for biasing the first polarity and second polarity driver circuits.
  • 19. The communication device of claim 18 further comprising a bias signal control device that controls the bias signal circuit to alter the bias signal.
  • 20. The communication device of claim 10 further comprising an interface device that communicates with the first polarity and second polarity driver circuits and that interfaces the communication device to a communication channel.
  • 21. The communication device of claim 10 wherein the first polarity driver circuit and the second polarity driver circuit are arranged in a differential configuration to output a differential signal.
  • 22. The communication device of claim 21 wherein the differential signal comprises a gigabit Ethernet signal.
  • 23. The communication device of claim 10 wherein the communication device is compatible with a standard selected from the group consisting of 10BASE-T, 100BASE-T, 100BASE-TX, 1000BASE-T and 10 GBASE-T.
  • 24. The communication device of claim 10 wherein the communication device is formed on a monolithic substrate.
  • 25. The communication device of claim 1 wherein the second amplifier receives feedback from a connection point between the first current source and the first cascode device.
  • 26. The communication device of claim 1 further comprising a resistor that connects the first current source to ground.
  • 27. The communication device of claim 1 wherein the first cascode device includes: a first terminal;a second terminal; anda control terminal, wherein the second amplifier controls the first cascode device using the control terminal, wherein the second terminal is connected to the first current source, and wherein an output current is output from the first terminal.
  • 28. The communication device of claim 27 wherein the output current modulates a transmission line.
  • 29. The communication device of claim 1 further comprising a second polarity driver circuit, wherein a combination of outputs from the first and second polarity driver circuits modulates a transmission line.
  • 30. The communication device of claim 29 wherein an output current from the first polarity driver circuit and an output current from the second polarity driver circuit flow through a load to modulate the transmission line.
  • 31. The communication device of claim 30 wherein the load comprises a termination resistance.
Parent Case Info

This application is a continuation of U.S. Ser. No. 11/214,933, filed Aug. 31, 2005, now U.S. Pat. No. 7,312,662, issued Dec. 25, 2007, which application claims priority under 35 U.S.C. §119(e) to U.S. Provisional Application No. 60/706,421, filed on Aug. 9, 2005, the entire contents of which are hereby incorporated by reference herein.

US Referenced Citations (305)
Number Name Date Kind
3297951 Blasbalg Jan 1967 A
3500215 Leuthold et al. Mar 1970 A
3521170 Leuthold et al. Jul 1970 A
3543009 Voelcher, Jr. Nov 1970 A
3793589 Puckette Feb 1974 A
3973089 Puckett Aug 1976 A
4071842 Tewksbury Jan 1978 A
4112253 Wilhelm Sep 1978 A
4131767 Weinstein Dec 1978 A
4152541 Yuen May 1979 A
RE30111 Blood, Jr. Oct 1979 E
4309673 Norberg et al. Jan 1982 A
4321753 Fusari Mar 1982 A
4362909 Snijders et al. Dec 1982 A
4393370 Hareyama Jul 1983 A
4393494 Belforte et al. Jul 1983 A
4408190 Nagano Oct 1983 A
4464545 Werner Aug 1984 A
4503421 Hareyama et al. Mar 1985 A
4527126 Petrich et al. Jul 1985 A
4535206 Falconer Aug 1985 A
4591832 Fling et al. May 1986 A
4605826 Kanemasa Aug 1986 A
4621172 Kanemasa et al. Nov 1986 A
4621356 Scipione Nov 1986 A
4626803 Holm Dec 1986 A
4715064 Claessen Dec 1987 A
4727566 Dahlqvist Feb 1988 A
4746903 Czarniak et al. May 1988 A
4816830 Cooper Mar 1989 A
4817081 Wouda et al. Mar 1989 A
4829266 Pernici et al. May 1989 A
4868571 Inamasu Sep 1989 A
4878244 Gawargy Oct 1989 A
4888762 Arai Dec 1989 A
4894820 Miyamoto Jan 1990 A
4935919 Hiraguchi Jun 1990 A
4947171 Pfeifer et al. Aug 1990 A
4970715 McMahan Nov 1990 A
4972360 Cukier et al. Nov 1990 A
4988960 Tomisawa Jan 1991 A
4993045 Alfonso Feb 1991 A
4999830 Agazzi Mar 1991 A
5018134 Kokubo et al. May 1991 A
5039954 Bult et al. Aug 1991 A
5043730 Obinata Aug 1991 A
5084865 Koike Jan 1992 A
5119365 Warner et al. Jun 1992 A
5136260 Yousefi-Elezei Aug 1992 A
5148427 Buttle et al. Sep 1992 A
5153450 Ruetz Oct 1992 A
5164725 Long Nov 1992 A
5175764 Patel et al. Dec 1992 A
5185538 Kondoh et al. Feb 1993 A
5202528 Iwaooji Apr 1993 A
5204880 Wurster et al. Apr 1993 A
5212659 Scott et al. May 1993 A
5222084 Takahashi Jun 1993 A
5243346 Inami Sep 1993 A
5243347 Jackson et al. Sep 1993 A
5245231 Kocis et al. Sep 1993 A
5245654 Wilkison et al. Sep 1993 A
5248956 Himes Sep 1993 A
5253249 Fitzgerald et al. Oct 1993 A
5253272 Jaeger et al. Oct 1993 A
5254994 Takakura et al. Oct 1993 A
5267269 Shih et al. Nov 1993 A
5269313 DePinto Dec 1993 A
5272453 Traynor et al. Dec 1993 A
5280526 Latureli Jan 1994 A
5282157 Murphy et al. Jan 1994 A
5283582 Krenik Feb 1994 A
5305379 Takeuchi Apr 1994 A
5307064 Kudoh Apr 1994 A
5307405 Sih Apr 1994 A
5323157 Ledzius et al. Jun 1994 A
5325400 Co et al. Jun 1994 A
5357145 Segaram Oct 1994 A
5365935 Righter et al. Nov 1994 A
5367540 Kakuishi et al. Nov 1994 A
5373147 Awata et al. Dec 1994 A
5375147 Awata et al. Dec 1994 A
5388092 Koyama et al. Feb 1995 A
5388123 Uesugi et al. Feb 1995 A
5392042 Pelton Feb 1995 A
5399996 Yates et al. Mar 1995 A
5403421 Hinterseer Apr 1995 A
5418478 Van Brunt et al. May 1995 A
5440514 Flannagan et al. Aug 1995 A
5440515 Chang et al. Aug 1995 A
5442318 Badyal et al. Aug 1995 A
5444739 Uesugi et al. Aug 1995 A
5465272 Smith Nov 1995 A
5471665 Pace et al. Nov 1995 A
5479124 Pun et al. Dec 1995 A
5489873 Kamata et al. Feb 1996 A
5507036 Vagher Apr 1996 A
5508656 Jaffard et al. Apr 1996 A
5517141 Abdi et al. May 1996 A
5517435 Sugiyama May 1996 A
5521540 Marbot May 1996 A
5537113 Kawabata Jul 1996 A
5539403 Tani et al. Jul 1996 A
5539405 Norsworthy Jul 1996 A
5539773 Knee et al. Jul 1996 A
5559476 Zhang et al. Sep 1996 A
5568064 Beers et al. Oct 1996 A
5568142 Velazquex et al. Oct 1996 A
5572158 Lee et al. Nov 1996 A
5572159 McFarland Nov 1996 A
5577027 Cheng Nov 1996 A
5579004 Linz Nov 1996 A
5585795 Yuasa et al. Dec 1996 A
5585802 Cabler et al. Dec 1996 A
5587681 Fobbester Dec 1996 A
5589788 Goto Dec 1996 A
5596439 Dankberg et al. Jan 1997 A
5600321 Winen Feb 1997 A
5613233 Vagher Mar 1997 A
5625357 Cabler Apr 1997 A
5629652 Weiss May 1997 A
5648738 Welland et al. Jul 1997 A
5651029 Yang Jul 1997 A
5659609 Koizumi et al. Aug 1997 A
5663728 Essenwanger Sep 1997 A
5666354 Cecchi et al. Sep 1997 A
5684482 Galton Nov 1997 A
5687330 Gist et al. Nov 1997 A
5696796 Poklemba Dec 1997 A
5703541 Nakashima Dec 1997 A
5719515 Danger Feb 1998 A
5726583 Kaplinsky Mar 1998 A
5745564 Meek Apr 1998 A
5757219 Weedon et al. May 1998 A
5757298 Manley et al. May 1998 A
5760726 Koifman et al. Jun 1998 A
5789981 Singer et al. Aug 1998 A
5790060 Tesche Aug 1998 A
5790658 Yip et al. Aug 1998 A
5796725 Muraoka Aug 1998 A
5798661 Runaldue et al. Aug 1998 A
5798664 Nagahori et al. Aug 1998 A
5812597 Graham et al. Sep 1998 A
5821892 Smith Oct 1998 A
5822426 Rasmus et al. Oct 1998 A
5825819 Cogburn Oct 1998 A
5834860 Parsons et al. Nov 1998 A
5838177 Keeth Nov 1998 A
5838186 Inoue et al. Nov 1998 A
5841386 Leduc Nov 1998 A
5841809 Koizumi et al. Nov 1998 A
5844439 Zortea Dec 1998 A
5859552 Do et al. Jan 1999 A
5864587 Hunt Jan 1999 A
5880615 Bazes Mar 1999 A
5887059 Xie et al. Mar 1999 A
5894496 Jones Apr 1999 A
5898340 Chatterjee et al. Apr 1999 A
5930686 Devline et al. Jul 1999 A
5936450 Unger Aug 1999 A
5940442 Wong et al. Aug 1999 A
5940498 Bardl Aug 1999 A
5949362 Tesche et al. Sep 1999 A
5963069 Jefferson et al. Oct 1999 A
5982317 Steensgaard-Madison Nov 1999 A
5999044 Wohlfarth et al. Dec 1999 A
6005370 Gustavson Dec 1999 A
6014048 Talaga et al. Jan 2000 A
6037812 Gaudet Mar 2000 A
6038266 Lee et al. Mar 2000 A
6043766 Hee et al. Mar 2000 A
6044489 Hee et al. Mar 2000 A
6046607 Kohdaka Apr 2000 A
6047346 Lau et al. Apr 2000 A
6049706 Cook et al. Apr 2000 A
6052076 Patton, III et al. Apr 2000 A
6057716 Dinteman et al. May 2000 A
6067327 Creigh et al. May 2000 A
6087968 Roza Jul 2000 A
6094082 Gaudet Jul 2000 A
6100830 Dedic Aug 2000 A
6121831 Mack Sep 2000 A
6137328 Sung Oct 2000 A
6140857 Bazes Oct 2000 A
6148025 Shirani et al. Nov 2000 A
6150856 Morzano Nov 2000 A
6154784 Liu Nov 2000 A
6163283 Schofield Dec 2000 A
6163289 Ginetti Dec 2000 A
6163579 Harrington et al. Dec 2000 A
6166572 Yamaoka Dec 2000 A
6172634 Leonowich et al. Jan 2001 B1
6173019 Hee et al. Jan 2001 B1
6177896 Min Jan 2001 B1
6185263 Chan Feb 2001 B1
6188282 Montalvo Feb 2001 B1
6191719 Bult et al. Feb 2001 B1
6192226 Fang Feb 2001 B1
6201490 Kawano et al. Mar 2001 B1
6201831 Agazzi et al. Mar 2001 B1
6201841 Iwamatsu et al. Mar 2001 B1
6204788 Tani Mar 2001 B1
6211716 Nguyen et al. Apr 2001 B1
6215429 Fischer et al. Apr 2001 B1
6223061 Dacus et al. Apr 2001 B1
6236345 Dagnachew et al. May 2001 B1
6236346 Schofield May 2001 B1
6236645 Agazzi May 2001 B1
6249164 Cranford, Jr. et al. Jun 2001 B1
6249249 Obayashi et al. Jun 2001 B1
6259680 Blackwell et al. Jul 2001 B1
6259745 Chan Jul 2001 B1
6259957 Alexander et al. Jul 2001 B1
6266367 Strait Jul 2001 B1
6271782 Steensgaard-Madsen Aug 2001 B1
6275098 Uehara et al. Aug 2001 B1
6288604 Shih et al. Sep 2001 B1
6289068 Hassoun et al. Sep 2001 B1
6295012 Greig Sep 2001 B1
6298046 Thiele Oct 2001 B1
6307490 Litfin et al. Oct 2001 B1
6309077 Saif et al. Oct 2001 B1
6313775 Lindfors et al. Nov 2001 B1
6332004 Chang Dec 2001 B1
6333959 Lai et al. Dec 2001 B1
6339390 Velazquez et al. Jan 2002 B1
6340940 Melanson Jan 2002 B1
6342816 Gradzki Jan 2002 B1
6346899 Hadidi Feb 2002 B1
6351229 Wang Feb 2002 B1
RE37619 Mercer et al. Apr 2002 E
6369734 Volk Apr 2002 B2
6370190 Young et al. Apr 2002 B1
6373417 Melanson Apr 2002 B1
6373908 Chan Apr 2002 B2
6377640 Trans Apr 2002 B2
6377683 Dobson et al. Apr 2002 B1
6385238 Nguyen et al. May 2002 B1
6385442 Vu et al. May 2002 B1
6389077 Chan May 2002 B1
6408032 Lye et al. Jun 2002 B1
6411647 Chan Jun 2002 B1
6415003 Raghaven Jul 2002 B1
6421377 Langberg et al. Jul 2002 B1
6421534 Cook et al. Jul 2002 B1
6433608 Huang Aug 2002 B1
6441761 Viswanathan Aug 2002 B1
6452428 Mooney et al. Sep 2002 B1
6462688 Sutardja Oct 2002 B1
6476476 Glenn Nov 2002 B1
6476746 Viswanathan Nov 2002 B2
6476749 Yeap et al. Nov 2002 B1
6477200 Agazzi et al. Nov 2002 B1
6492922 New Dec 2002 B1
6501402 Boxho Dec 2002 B2
6509854 Morita et al. Jan 2003 B1
6509857 Nakao Jan 2003 B1
6531973 Brooks et al. Mar 2003 B2
6535987 Ferrant Mar 2003 B1
6539072 Donnelly et al. Mar 2003 B1
6556677 Hardy Apr 2003 B1
6563742 Lee May 2003 B1
6563870 Schenk May 2003 B1
6570931 Song May 2003 B1
6576746 McBride et al. Jun 2003 B2
6577114 Roo Jun 2003 B1
6583742 Hossack Jun 2003 B1
6590456 Yang Jul 2003 B2
6594304 Chan Jul 2003 B2
6606489 Razavi et al. Aug 2003 B2
6608743 Suzuki Aug 2003 B1
6633178 Wilcox et al. Oct 2003 B2
6687286 Leonowich et al. Feb 2004 B1
6690742 Chan Feb 2004 B2
6714825 Tanaka Mar 2004 B1
6721379 Cranford, Jr. et al. Apr 2004 B1
6731748 Edgar, III et al. May 2004 B1
6744831 Chan Jun 2004 B2
6744931 Kormiya et al. Jun 2004 B2
6751202 Henrie Jun 2004 B1
6765931 Rabenko et al. Jul 2004 B1
6775529 Roo Aug 2004 B1
6816097 Brooks et al. Nov 2004 B2
6823028 Phanse Nov 2004 B1
6844837 Sutardja Jan 2005 B1
6864726 Levin et al. Mar 2005 B2
6882216 Kang Apr 2005 B2
6924703 Ho Aug 2005 B2
6980644 Sallaway et al. Dec 2005 B1
7427898 Schaffer et al. Sep 2008 B2
20010050585 Carr Dec 2001 A1
20020009057 Blackwell et al. Jan 2002 A1
20020061087 Williams May 2002 A1
20020084857 Kim Jul 2002 A1
20020136321 Chan Sep 2002 A1
20020181601 Huang et al. Dec 2002 A1
20030002570 Chan Jan 2003 A1
20030174660 Blon et al. Sep 2003 A1
20040005015 Chan Jan 2004 A1
20040090981 Lin et al. May 2004 A1
20040091071 Lin et al. May 2004 A1
20040105504 Chan Jun 2004 A1
20040141569 Agazzi Jul 2004 A1
20040208312 Okuda Oct 2004 A1
20050025266 Chan Feb 2005 A1
Foreign Referenced Citations (35)
Number Date Country
10 2004 017 497 Nov 2004 DE
0800 278 Aug 1997 EP
57-48827 Mar 1982 JP
58-111415 Jul 1983 JP
62-159925 Jul 1987 JP
204527 Aug 1989 JP
3-273704 Dec 1991 JP
4-293306 Oct 1992 JP
4-351109 Dec 1992 JP
05-064231 Mar 1993 JP
06-029853 Feb 1994 JP
06-98731 Apr 1994 JP
6-276182 Sep 1994 JP
7-131260 May 1995 JP
09-55770 Aug 1995 JP
09-270707 Mar 1996 JP
10-126183 May 1998 JP
63-300700 Jul 1998 JP
2001-177409 Dec 1999 JP
06-97831 Apr 2005 JP
09-270707 Apr 2005 JP
2001-177409 Apr 2005 JP
0497334 Aug 2002 TW
0512608 Dec 2002 TW
0545016 Aug 2003 TW
WO 9946867 Sep 1999 WO
WO 0027079 May 2000 WO
WO 0028663 May 2000 WO
WO 0028663 May 2000 WO
WO 0028668 May 2000 WO
WO 0028691 May 2000 WO
WO 0028691 May 2000 WO
WO 0028691 May 2000 WO
WO 0028712 May 2000 WO
WO 0035094 Jun 2000 WO
Provisional Applications (1)
Number Date Country
60706421 Aug 2005 US
Continuations (1)
Number Date Country
Parent 11214933 Aug 2005 US
Child 12004261 US