Claims
- 1. A solid state imager in which a solid state image pickup element is provided with two horizontal registers, two output units with one output unit connected to the output of one of the two horizontal registers and the output of the other output unit connected to the output of the other horizontal register, and an external circuit formed of two circuit systems for processing the signals from said two output units, comprising:
- pilot signal generating means provided within said solid state image pickup element for generating plurality bit signals having the same amplitude level which are supplied to said two output units as pilot signals;
- a gain correcting circuit for comparing the levels of said pilot signals which have passed through said two circuit systems and for controlling the gains of at least one of said two circuit systems so as to remove a level difference between said two circuit systems which is comprised of first and second correlated double sampling circuits, first and second amplifiers, first and second sample and hold circuits and a comparing circuit; and said first correlated double sampling circuit, said first amplifier, and said first sample and hold circuit connected in series between the output of said first horizontal register and said comparing circuit, and said second double sampling circuit, said second amplifier, and said second sample and hold circuit connected in series between the output of said second horizontal register and said comparing circuit and the output of said comparing circuit connected to at least one of said first and second amplifiers to control its gain;
- said two horizontal registers each having a transfer side for receiving signals from said solid state image pickup element and said two horizontal registers each having an extended portion, said pilot signal generating means being located adjacent the transfer side of said extended portions of said horizontal registers and supplying the pilot signals at the same amplitude level in the form of a plurality of dummy bits through said transfer sides to each of said horizontal registers.
- 2. Apparatus according to claim 1, wherein said gain correcting circuit comprises means for outputting said plurality of dummy bits from two horizontal registers during a dummy bit output period.
- 3. Apparatus according to claim 1, including means for causing said pilot signal generating means to supply said pilot signals to the extended portions of said two horizontal registers during each horizontal blanking interval.
- 4. Apparatus according to claim 1, wherein said two horizontal registers are extended in both directions relative to said image pickup unit, the extension of said registers at the end opposite from said pilot signal generating means being adapted to manifest said plurality of dummy bits during said dummy bit output period, during each horizontal scanner cycle.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2-213484 |
Aug 1990 |
JPX |
|
2-213485 |
Aug 1990 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/039,522 filed Mar. 29, 1993, now abandoned, which is a continuation of application Ser. No. 07,/742,004, filed Aug. 8, 1992 now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (7)
Number |
Date |
Country |
2611987 |
Sep 1988 |
FRX |
62-92587 |
Apr 1987 |
JPX |
63-1169 |
Jan 1988 |
JPX |
2-78382 |
Sep 1988 |
JPX |
1-225291 |
Sep 1989 |
JPX |
1-305672 |
Dec 1989 |
JPX |
2156628 |
Oct 1985 |
GBX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
39522 |
Mar 1993 |
|
Parent |
742004 |
Aug 1991 |
|