Claims
- 1. A lock-detect circuit comprising:means for generating a user-configurable signal for selecting between a first mode of operating the circuit and a second mode of operating the circuit; means for generating a first pulse and a second pulse based on the selected mode of operating the circuit; means for determining whether an input signal is in-lock with a reference signal based on the first pulse; and means for determining whether the input signal is out-of-lock with the reference signal based on the second pulse.
- 2. The lock-detect circuit of claim 1, wherein a width of the first pulse is equal to a width of the second pulse when the circuit is selected to operate in the first mode.
- 3. The lock-detect circuit of claim 1, wherein the first and second pulses have differing widths when the circuit is selected to operate in the second mode.
- 4. The lock-detect circuit of claim 1 further comprising:a first counter receiving the input signal; and a second counter receiving the reference signal, wherein the first counter beings counting in response to receiving a trigger signal generated by the second counter.
- 5. The lock-detect circuit of claim 4, wherein the first and second counter begin counting in response to being synchronized to each other.
- 6. The lock-detect circuit of claim 5, wherein the first and second counters are down-counters.
- 7. The lock-detect circuit of claim 5, wherein the first and second counters are up-counters.
- 8. The lock-detect circuit of claim 4, wherein the second counter generates a count signal indicative of whether the second counter has reached a predefined count.
- 9. The lock-detect circuit of claim 8, wherein the predefined count is zero.
- 10. The lock-detect circuit of claim 1, wherein the means for determining whether the input signal is out-of-lock with the reference signal comprises means for determining whether the input signal has lost a previously acquired lock to the reference signal.
- 11. The lock-detect circuit of claim 1 further comprising:means for generating a third pulse having a width different from widths of the first and second pulses, wherein the third pulse is operative to detect whether the input signal has lost a previously acquired lock to the reference signal.
- 12. The lock-detect circuit of claim 11, wherein each of the first, second, and third pulse widths are programmable.
CROSS-REFERENCE TO RELATED APPLICATION(S)
This application is a continuation of U.S. patent application Ser. No. 10/335,190, filed Dec. 30, 2002, now U.S. Pat. No. 6,747,518, the disclosure of which is hereby incorporated by reference in its entirety for all purposes.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
6314150 |
Vowe |
Nov 2001 |
B1 |
6621352 |
Matsumoto et al. |
Sep 2003 |
B2 |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10/335190 |
Dec 2002 |
US |
Child |
10/829755 |
|
US |