| Sherwani, Naveed, "ALGORITHMS FOR VLSI PHYSICAL DESIGN AUTOMATION", Kluwer Academic Publishers, 1993. |
| Sechen, Carl and Sangiovanni-Vincentelli, Alberto, "TimberWolf 3.2: A New Standard Cell Placement and Global Routing Package",IEEE 23rd Design Automaton Conference, 1986, Paper 26.1. |
| Shahookar, Khushro and Mazumder, Pinaki, "A Genetic Approach to Standard Cell Placement Using Meta-Genetic Parameter Optimization",IEEE Transactions on Computer-Aided Design, vol. 9, No. 5, May 1990. |
| Lenoski, Daniel, et al., "The Stanford Dash Multiprocessor", Computer, Mar. 1992. |
| Koza, John, GENETIC PROGRAMMING, MIT Press, Cambridge, MA 1993, pp. 94-101 and 173. |
| Nowatzyk, A. and Parkin, M., "The S3.mp Interconnect System & TIC Chip", Proceedings of IEEE Computer Society HOT Interconnect Symposium, Stanford Univ., 1993. |
| Shahookar et al., "VLSI Cell Placement Techniques," ACM Computing Surveys, vol. 23, #2, Jun. 1991, pp. 143-219. |