Claims
- 1. A system for interfacing a telephone line having a first wire and a second wire with a central office, the system comprising:
a DSL modem connected to a coupling transformer having a line side and a circuit side, the modem adapted to process DSL frequency band signals received from the telephone line, wherein the line side of the transformer is coupled between the first and second wires of the telephone line; a DC blocking capacitor serially coupled between windings of the line side of the transformer, the DC blocking capacitor having an impedance; a POTS line card having a first input and a second input, the POTS line card adapted to process POTS frequency band signals received from the telephone line, wherein the DC blocking capacitor is coupled between the first and second inputs; and a negative impedance synthesis circuit operatively coupled to a SLIC included in the POTS line card, the negative impedance synthesis circuit configured to synthesize an impedance that negates the impedance of the DC blocking capacitor thereby providing a desired input impedance of the POTS line card.
- 2. The system of claim 1 wherein the DC blocking capacitor has an open state magnitude in response to POTS frequency band signals.
- 3. The system of claim 1 wherein the DC blocking capacitor has a closed state magnitude in response to DSL frequency band signals.
- 4. The system of claim 1 wherein the POTS line card includes a CODEC that is programmed to compensate for the DC blocking capacitor coupled between the first and second inputs of the POTS line card.
- 5. The system of claim 1 wherein the negative impedance synthesis circuit includes a unity gain phase inverter in series with a capacitor that is substantially equal in value to the DC blocking capacitor value.
- 6. The system of claim 5 wherein a transmit line output signal of the SLIC is provided to an input of the unity gain phase inverter and a receive line input of the SLIC is coupled to the capacitor in series with the unity gain phase inverter.
- 7. The system of claim 1 wherein the negative impedance synthesis circuit includes a low pass filter for muting the synthesized impedance in the DSL frequency band.
- 8. The system of claim 1 wherein the negative impedance synthesis circuit includes a low pass filter in series with a unity gain phase inverter in series with a capacitor that is substantially equal in value to the DC blocking capacitor value.
- 9. A method for synthesizing a negative impedance to provide a desired input impedance of a POTS line card, the POTS line card having a DC blocking capacitor of a DSL coupling transformer connected between its inputs, the method comprising:
providing a transmit line output signal of a SLIC included in the POTS line card to a receive line input of the SLIC by way of an impedance; phase inverting the transmit line output signal thereby synthesizing a negative impedance; and muting the negative impedance over DSL frequency band signals, but not over POTS frequency band signals.
- 10. The method of claim 9, wherein the impedance is a capacitor that is substantially equal in value to the DC blocking capacitor value.
- 11. The method of claim 9, wherein the phase inverting step is performed by a unity gain phase inverter in series with the impedance.
- 12. The method of claim 9, wherein the muting step is performed by a low pass filter in series with the impedance, the low pass filter having a cut off frequency above the POTS frequency band.
- 13. A negative impedance synthesis circuit operatively coupled between a transmit line output of a POTS line card SLIC and a receive line input of the POTS line card SLIC, the circuit comprising:
an impedance; a unity gain phase inverter in series with the impedance, the unity gain phase inverter adapted to receive a transmit line output signal of the POTS line card SLIC, and to phase invert the transmit line output signal thereby synthesizing a negative impedance; and a low pass filter in series with the unity gain phase inverter, the low pass filter adapted to mute the synthesized negative impedance over DSL frequency band signals, but not over POTS frequency band signals.
- 14. The circuit of claim 13, wherein the impedance is a capacitor.
- 15. The circuit of claim 13, wherein the low pass filter is a second order filter and has a cutoff frequency above the POTS frequency band.
- 16. A negative impedance synthesis circuit operatively coupled between a transmit line output of a POTS line card SLIC and a receive line input of the POTS line card SLIC, the circuit comprising:
an impedance; a phase inverter means in series with the impedance, the phase inverter means adapted to receive a transmit line output signal of the POTS line card SLIC, and to phase invert the transmit line output signal thereby synthesizing a negative impedance; and a filtering means in series with the phase inverter means, the low pass filter adapted to mute the synthesized negative impedance over DSL frequency band signals, but not over POTS frequency band signals.
- 17. The circuit of claim 16, wherein the impedance is a capacitor.
- 18. The circuit of claim 16, wherein the filtering means is a second order low pass filter having a cutoff frequency above the POTS frequency band.
- 19. The circuit of claim 16, wherein the phase inverter means is a unity gain phase inverter.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of application Ser. No. 09/570,804, filed May 15, 2000, and claims the benefit of U.S. Provisional Application No. 06/250,531, filed Dec. 4, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60250531 |
Nov 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09570804 |
May 2000 |
US |
| Child |
09866498 |
May 2001 |
US |