Claims
- 1. A microprocessor comprising:an instruction fetch and dispatch unit; a plurality of execution units, including an integer execution unit, a floating-point execution unit, wherein said floating point execution unit comprises first and second floating point execution units, each separately coupled to said instruction fetch and dispatch unit, and each containing at least one specialized graphics execution circuit, and a plurality of graphics execution circuits added to said floating-point execution unit; a first register file coupled to said integer unit; and a second register file coupled to said floating-point execution unit; wherein said first floating-point execution unit includes an ALU, and said second floating-point execution unit includes a multiplier; and wherein said specialized graphics circuit in said second floating-point execution unit further comprises a pixel distance computation circuit configured to calculate and accumulate the difference between multiple pairs of pixels, said pixel distance computation circuit and said multiplier being configured in parallel such that only one can receive a decoded instruction from said fetch and dispatch unit in a given clock cycle.
- 2. The microprocessor of claim 1 wherein said pixel distance computation circuit comprises:a subtractor configured to subtract multiple pixel values in parallel; and a plurality of adders for providing a total absolute value sum of the subtraction operations on said multiple pixels.
- 3. A microprocessor comprising:an instruction fetch and dispatch unit; a plurality of execution units, including an integer execution unit, a floating-point execution unit, and a plurality of graphics execution circuits added to said floating-point execution unit; a first register file coupled to said integer unit; and a second register file coupled to said floating-point execution unit; wherein said floating-point execution unit comprises first and second floating-point execution units, each separately coupled to said instruction fetch and dispatch unit, and each containing at least one specialized graphics execution circuit; wherein said first floating point execution unit includes an ALU, and said second floating point execution unit includes a multiplier; and wherein said specialized graphics circuit in said second floating-point execution unit further comprises a pixel packing circuit configured to pack N-bit pixels into an M-bit format, where M is less than N, said pixel packing circuit being in parallel with said multiplier.
- 4. A microprocessor comprising:an instruction fetch and dispatch unit; a plurality of execution units, including an integer execution unit, a floating-point execution unit, and a plurality of graphics execution circuits added to said floating-point execution unit; a first register file coupled to said integer unit; and a second register file coupled to said floating-point execution unit; wherein said floating-point execution unit comprises first and second floating-point execution units, each separately coupled to said instruction fetch and dispatch unit, and each containing at least one specialized graphics execution circuit, wherein said first floating point execution unit includes an ALU, and said second floating point execution unit includes a multiplier; and wherein said specialized graphics circuit in said first floating-point execution unit further comprises a graphics alignment circuit in parallel with said ALU.
- 5. The microprocessor of claim 4 further comprising a graphics status register accessible by said first and second graphics execution units, and wherein said graphics alignment circuit comprises a multiplexer having inputs coupled to first and second registers in said floating point register file, and a control selection input circuit coupled to said graphics status register.
- 6. A microprocessor comprising:an instruction fetch and dispatch unit; a plurality of execution units, including an integer execution unit, and a plurality of graphics execution circuits added to said floating-point execution unit; a first register file coupled to said integer unit; and a second register file coupled to said floating-point execution unit; and wherein said microprocessor includes a cache memory, and said integer execution unit further comprises a dedicated block address conversion circuit, distinct from other integer operation circuitry, for converting pixel addresses from a 3D format having X, Y, and Z coordinates linearly set forth in an address to a blocked byte format having addresses with a less significant portion of said X, Y and Z coordinates followed by a more significant portion of said X, Y and Z coordinates.
- 7. The microprocessor of claim 6 wherein said blocked byte format further comprises a most significant portion of said X, Y and Z coordinates following said more significant portions, such that said blocked byte address consists of a low, middle and high portion of the X, Y and Z coordinates.
- 8. The microprocessor of claim 7 wherein said low portion corresponds to a cache line.
- 9. The microprocessor of claim 7 wherein all addresses specified by said middle portion correspond to a single page of a virtual address for said microprocessor.
Parent Case Info
This application is a continuation of and claims the benefit of U.S. application Ser. No. 09/244,187, filed Feb. 4, 1999, which is a divisional of U.S. application Ser. No. 08/638,390, filed Apr. 26, 1996 now abandoned, which is a continuation-in-part of U.S. application Ser. No. 08/236,572, filed Apr, 29, 1994, now U.S. Pat. No. 5,734,874.
US Referenced Citations (9)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 395 348 A3 |
Oct 1990 |
EP |
| 380098 A3 |
Aug 1991 |
EP |
| 2 265 065 |
Sep 1993 |
GB |
| 9408287 |
Apr 1994 |
WO |
Non-Patent Literature Citations (2)
| Entry |
| MC88110-Second Generation Risc Microprocessor User's Manual ; Motorola, 1991 ; pp 1-4-1-17; 3-1—3-2/15; 5-1-5-25; 7-9; 7-15; 7-19; 7-20-7-21.* |
| Mahan et al.; Hewlett-Packard Precision Architecture: The Processor; pp 4-22 1986. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/244187 |
Feb 1999 |
US |
| Child |
09/648250 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
08/236572 |
Apr 1994 |
US |
| Child |
08/638390 |
|
US |