Claims
- 1. A chip fuse, comprising:
- a plurality of substrate layers of ceramic material each having an upper surface, said substrate layers being arranged in a stack having at least an uppermost and lowermost substrate layer;
- a fuse element of electrically conductive material disposed on the upper surface of two or more of said substrate layers, each of said fuse elements comprising a pad of electrically conductive material disposed at each of a first and a second end portion of said first substrate, and at least one fusible element electrically connecting said pads;
- a cover of ceramic material covering an upper surface of the uppermost substrate layer, wherein said substrate layers and cover form a laminate structure having first and second end portions; and
- means for electrically interconnecting said fuse elements of the plurality of substrate layers, wherein
- said means for electrically interconnecting the fuse elements comprises a plurality of conductors each disposed in one of a plurality of holes extending through the substrate layers in predetermined locations to electrically connect the fuse elements of adjacent substrate layers,
- said means for electrically connecting at least an uppermost fuse element to the end termination at the first end portion comprises a conductor disposed in a hole extending from a pad on the uppermost substrate layer through the uppermost substrate layer and intervening substrate layers to the end termination; and
- said means for electrically connecting said lowermost fuse element to the end termination at the second end portion comprises a conductor disposed in a hole extending from a pad on said lowermost substrate layer through the lowermost substrate layer to the end termination at the second portion.
- 2. A chip fuse, comprising:
- a plurality of substrate layers of ceramic material each having an upper surface and a lower surface, said substrate layers being arranged in a stack having at least an uppermost and lowermost substrate layer;
- a fuse element of electrically conductive material disposed on the upper surface of at least one of said substrate layers;
- a fuse element of electrically conductive material disposed on the lower surface of at least one of said substrate layers;
- a cover of ceramic material covering an upper surface of the uppermost substrate layer, wherein said substrate layers and cover form a laminate structure having first and second end portions; and
- means for electrically interconnecting said fuse elements of the plurality of substrate layers.
- 3. A chip fuse, comprising:
- a plurality of substrate layers of ceramic material each having an upper surface, said substrate layers being arranged in a stack having at least an uppermost and lowermost substrate layer;
- a fuse element of electrically conductive material disposed on the upper surface of two or more of said substrate layers;
- a cover of ceramic material covering an upper surface of the uppermost substrate layer, wherein said substrate layers and cover form a laminate structure having first and second end portions; and
- means for electrically interconnecting said fuse elements of the plurality of substrate layers.
- 4. The chip fuse as claimed in claim 3, further comprising:
- end terminations of electrically conducting material proximate said first and second end portions of the laminate structure;
- means for electrically connecting at least an uppermost fuse element to a first of said end terminations; and
- means for electrically connecting at least a lowermost fuse element to a second of said end terminations.
- 5. The chip fuse as claimed in claim 4, wherein on each substrate layer said fuse element extends from a first edge at said first end portion to an opposite second edge at said second end portion of the substrate; and,
- said end terminations at said first and second end portions electrically connect with said fuse elements on each of said substrate layers, wherein said fuse elements are interconnected by the end terminations.
- 6. The chip fuse as claimed in claim 5, wherein
- said fuse elements each comprise a pad of electrically conductive material disposed at each of the first and second end portions of said substrate, said pads extending to at least said first and second edges, and a fusible element disposed between and electrically connecting said pads.
- 7. The chip fuse as claimed in claim 6, wherein said pads on said substrates each further extend to lateral edges of the first and second end portions.
- 8. The chip fuse as claimed in claim 5, wherein
- said fuse elements each comprise a pad of electrically conductive material disposed at each of first and second end portions of the substrate layer, said pads extending to at least said first and second edges, a third pad of electrically conductive material positioned between and separate from the pads at the first and second end portions, a first fusible element disposed between and electrically connecting the pad at said first end portion with said third pad, and a second fusible element disposed between and electrically connecting the pad at said second end portion with said third pad.
- 9. The chip fuse as claimed in claim 3, wherein
- each of said fuse elements comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said first substrate, and at least one fusible element electrically connecting said pads.
- 10. The fuse chip as claimed in claim 9, wherein said means for electrically interconnecting the fuse elements comprises a plurality of conductors each disposed in one of a plurality of holes extending through the substrate layers in predetermined locations to electrically connect the fuse elements of adjacent substrate layers.
- 11. The chip fuse as claimed in claim 3, wherein
- each of said fuse elements comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said first substrate, and at least one fusible element electrically connecting said pads,
- said means for electrically interconnecting the fuse elements comprises a plurality of conductors each disposed in one of a plurality of holes extending through the substrate layers in predetermined locations to electrically connect the fuse elements of adjacent substrate layers,
- said means for electrically connecting at least an uppermost fuse element to the end termination at the first end portion comprises a conductor disposed in a hole extending from a pad on the uppermost substrate layer through the uppermost substrate layer and intervening substrate layers to the end termination; and
- said means for electrically connecting said lowermost fuse element to the end termination at the second end portion comprises a conductor disposed in a hole extending from a pad on said lowermost substrate layer through the lowermost substrate layer to the end termination at the second portion.
- 12. The chip fuse as claimed in claim 11, wherein a bottom surface of the first and second end portions of the lowermost substrate includes a layer of electrically conductive metal to facilitate electrical connection between the conductors and the end terminations.
- 13. The chip fuse as claimed in claim 4, wherein the end terminations each comprise an inner layer of silver/silver alloy, a middle layer of nickel and an outer layer of tin/lead containing material.
- 14. The chip fuse as claimed in claim 3, wherein an end of at least one fuse element extends to one of the first and second end portions of the laminate structure.
- 15. The chip fuse as claimed in claim 3, wherein a fuse element is disposed on the upper surface of each of said substrate layers.
- 16. The chip fuse as claimed in claim 3, wherein each of said substrate layers has a lower surface, a fuse element being disposed on the lower surface of at least one of said substrate layers.
- 17. A chip fuse, comprising:
- a first substrate of ceramic material having an upper surface;
- a first fuse element of electrically conductive material disposed on the upper surface of the first substrate;
- a second substrate of ceramic material having an upper surface and disposed on said first substrate;
- a second fuse element of electrically conductive material disposed on the upper surface of the second substrate;
- a cover of ceramic material covering the upper surface of the second substrate, wherein said first substrate, second substrate and cover form a chip having first and second end portions; and
- means for electrically connecting the first fuse element and the second fuse element.
- 18. The chip fuse as claimed in claim 17, further comprising:
- end terminations of electrically conducting material proximate said first and second end portions of the chip;
- means for electrically connecting said first fuse to the end termination proximate said first end portion; and
- means for electrically connecting said second fuse to the end termination proximate said second end portion.
- 19. The chip fuse as claimed in claim 18, wherein
- said first fuse elements extends from a first edge at said first end portion to an opposite second edge at said second end portion of said substrate;
- said second fuse element extends from a first edge at said first end portion to an opposite second edge at said second end portion of the second substrate; and,
- said end terminations at said first and second end portions electrically connect with said first fuse element and said second fuse element.
- 20. The chip fuse as claimed in claim 19, wherein
- said first fuse element comprises a pad of electrically conductive material disposed at each of first and second end portions of said first substrate, said pads extending to at least said first and second edges, and a fusible element disposed between and electrically connecting said pads; and
- said second fuse element comprises a pad of electrically conductive material disposed at each of first and second end portions of said second substrate, said pads extending to at least said first and second edges, and a fusible element disposed between and electrically connecting said pads.
- 21. The chip fuse as claimed in claim 20, wherein said pads on said first and second substrates further extend to lateral edges at the first and second end portions.
- 22. The chip fuse as claimed in claim 17, wherein
- said first fuse element comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said first substrate, and a fusible element disposed between and electrically connecting said pads; and
- said second fuse element comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said second substrate, and a fusible element disposed between and electrically connecting said pads.
- 23. The fuse chip as claimed in claim 22, wherein said means for electrically connecting the first fuse element and the second fuse element comprises a conductor electrically connecting the first fuse element and the second fuse element, said conductor disposed in a hole extending through the second substrate.
- 24. The chip fuse as claimed in claim 17, wherein
- said first fuse element comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said first substrate, and a fusible element disposed between and electrically connecting said pads,
- said second fuse element comprises a pad of electrically conductive material disposed at each of a first and a second end portion of said second substrate, and a fusible element disposed between and electrically connecting said pads,
- said means for electrically connecting said first fuse element to the end termination at said first end portion comprises a conductor disposed in a hole extending through the first substrate to the end termination, and
- said means for electrically connecting said second fuse to the end termination at the second end portion comprises a conductor disposed in a hole extending through the second substrate and the first substrate to the end termination.
- 25. The chip fuse as claimed in claim 24, wherein a bottom surface of the first and second end portions of the first substrate includes metallized layers to facilitate electrical connection between the conductors and the end terminations.
- 26. The chip fuse as claimed in claim 18, wherein the end terminations each comprise an inner layer of silver/silver alloy, a middle layer of nickel and an outer layer of tin/lead containing material.
Parent Case Info
The present application is a continuation-in-part of U.S. patent application Ser. No. 08/302,999, issued as U.S. Pat. No. 5,440,802, on Sep. 12, 1994.
US Referenced Citations (11)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
302999 |
Sep 1994 |
|