There has been a continuous demand for increasing computing power in electronic devices including smart phones, tablets, desktop computers, laptop computers and many other kinds of electronic devices. Integrated circuits provide the computing power for these electronic devices. One way to increase computing power in integrated circuits is to increase the number of transistors and other integrated circuit features that can be included for a given area of semiconductor substrate.
Complementary field effect transistors (CFETs) may be utilized to increase the density of transistors in an integrated circuit. A CFET may include an N-type transistor and a P-type transistor stacked vertically. The gate electrodes of the N-type and P-type transistors may be electrically shorted together.
Static random access memory (SRAM) cells may be formed utilizing CFETs. While this can reduce the layout area of the term cell with respect to non-CFET layouts, each SRAM cell may nevertheless still take up a relatively large amount of area.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
In the following description, many thicknesses and materials are described for various layers and structures within an integrated circuit die. Specific dimensions and materials are given by way of example for various embodiments. Those of skill in the art will recognize, in light of the present disclosure, that other dimensions and materials can be used in many cases without departing from the scope of the present disclosure.
The following disclosure provides many different embodiments, or examples, for implementing different features of the described subject matter. Specific examples of components and arrangements are described below to simplify the present description. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
In the following description, certain specific details are set forth in order to provide a thorough understanding of various embodiments of the disclosure. However, one skilled in the art will understand that the disclosure may be practiced without these specific details. In other instances, well-known structures associated with electronic components and fabrication techniques have not been described in detail to avoid unnecessarily obscuring the descriptions of the embodiments of the present disclosure.
Unless the context requires otherwise, throughout the specification and claims that follow, the word “comprise” and variations thereof, such as “comprises” and “comprising,” are to be construed in an open, inclusive sense, that is, as “including, but not limited to.”
The use of ordinals such as first, second and third does not necessarily imply a ranked sense of order, but rather may only distinguish between multiple instances of an act or structure.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least some embodiments. Thus, the appearances of the phrases “in one embodiment”, “in an embodiment”, or “in some embodiments” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments.
As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the content clearly dictates otherwise. It should also be noted that the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.
Embodiments of the present disclosure provide an integrated circuit with CFET based SRAM cells having reduced area consumption. Each SRAM cell includes a first inverter formed of a first CFET and a second inverter formed of a second CFET. Butt contacts that connect the input of the first inverter to the output of the second inverter, and that connect the input of the second inverter to the output of the first inverter are formed at least partially overlapping the active regions associated with the CFETs. The butt contacts may be formed through back end processes or front end processes. Because the butt contacts are positioned at least partially within the active regions, the layout of the SRAM cell can be compressed with respect to traditional SRAM layouts. The result is integrated circuits with denser arrays of SRAM cells. This can lead to larger numbers of SRAM cells in an array or the inclusion of additional integrated circuit components within the integrated circuits.
The SRAM cell 101 includes a first inverter 103 and a second inverter 105. The first inverter 103 includes a first P-type transistor P1 and a first N-type transistor N1. The gate terminals of the transistors P1 and N1 are coupled together. The drain terminals of the transistors P1 and N1 are coupled together. The source terminal of the transistor P1 is coupled to the supply voltage VDD. The source terminal of the transistor N1 is coupled to ground. The transistors P1 and N1 collectively correspond to a CFET transistor C1.
The second inverter 105 includes a P-type transistor P2 and an N-type transistor N2. The gate terminals of the transistors P2 and N2 are coupled together. The drain terminals of the transistors P2 and N2 are coupled together. The source terminal of the transistor P2 is coupled to the supply voltage VDD. The source terminal of the transistor N2 is coupled to ground (VSS). The transistors P1 and N1 collectively correspond to a CFET transistor C2.
The SRAM cell 101 includes a first pass gate transistor PG1 and a second pass gate transistor PG2. The gate terminals of the transistors P1 and P2 are coupled to word lines WL. The drain of the transistor PG1 is coupled to the drain terminals of the transistors P1 and N1, which collectively correspond to the output of the inverter 103. The source terminal of the transistor PG1 is coupled to a bit line BL. The drain terminal of the transistor PG2 is coupled to the drain terminals of the transistors P2 and N2, which collectively correspond to the output of the inverter 105. The source terminal of the transistor PG2 is coupled to a bit line BL. In the example of
As set forth above, the output of the inverter 103 is coupled to the input of the inverter 105. The output of the inverter 105 is coupled to the input of the inverter 103. The connector that couples the output of the inverter 105 to the input of the inverter 103 is a first butt contact BCT1. The connection that couples the output of the inverter 103 to the input of the inverter 105 is a second butt contact BCT2.
The formation of butt contacts of an SRAM cell can result in relatively large layout areas of an SRAM cell. This is because, the butt contacts are generally offset from the active area of the transistors of the SRAM cell. However, the butt contacts BCT1 and BCT2 of the SRAM cell 101 avoid drawbacks of traditional solutions. In particular, the butt contacts BCT1 and BCT2 are formed overlapping or entirely within the active area of the SRAM cells. The result is that a significantly reduced amount of area is consumed by the SRAM cell 101 with respect to other SRAM cells. This will be made clearer in relation to
The active regions 107 correspond to locations of semiconductor material that makes up the channel regions and the source/drain regions of the transistors of the SRAM cell 101. In some embodiments, the portions of the active area extending between adjacent source/drain metals 113 include a plurality of semiconductor nanostructures that make up the channel regions of the transistors of the SRAM cell 101. The active regions 107 may correspond to regions of semiconductor material separated from each other by shallow trench isolations or other structures.
As used herein, the term “active region” refers to a set of X-Y coordinates associated with a layout of active semiconductor material. A butt contact BCT is considered overlapping the active region if at least a portion of the butt contact BCT shares X-Y coordinates of the active region, even if the butt contact is above or below actual semiconductor material of the active region. A butt contact BCT is considered to be entirely within the active region if the X-Y coordinates of the butt contact are entirely within the X-Y coordinates of the active region.
Each active region 107 can correspond to a location of a semiconductor fin from which the source, drain, and channel regions of a plurality of transistors are formed. Each active region 107 can include the source/drain and channel regions of a large number of transistors. In some embodiments, active regions 107 are separated from each other by inactive regions. The first inverter 103, the first pass gate transistor PG1, and the first dummy transistor D1 of a large number of SRAM cells 101 can be formed in a first active region 107. The second inverter 105, the second pass gate transistor PG2, and the second dummy transistor D2 of the SRAM cells 101 can be formed in a second adjacent active region 107 spaced apart from the first active region 107. Forming the butt contacts BCT as described herein, enables adjacent active regions 107 to be placed closer together, thereby shrinking the overall area of SRAM cells 101 and enabling more SRAM cells 101 to be formed in the integrated circuit.
The labels MDS refer to source/drain metals 113. In particular, MDS indicates lines that extend through source/drain metals 113 of the transistors of the SRAM cell 101. The label G indicates lines that extend through gate metals 109/111 of the transistors of the SRAM cell 111. As will be described in more detail below, because the SRAM cell 101 includes CFETs each corresponding to a P-type transistor and an N-type transistor stacked in the vertical direction, the gate metal 109 of the P-type transistors and the gate metal 111 of the N-type transistors overlap each other in the X-Y plane. In particular, the gate metal 109 of the P-type transistors is positioned directly below the gate metal 111 of the N-type transistors, except at particular locations at which the gate metal 111 is broken or cut.
The location corresponding to the transistors P1 and N1 (C1) is in the upper left of the layout 102. The location corresponding to the transistors P2 and N2 (C2) is in the lower right of the layout 102. The location of the pass gate transistor PG1 and a dummy transistor D1 is in the upper right of the layout 102. The location of the pass gate transistor PG to and a dummy transistor D2 is in the lower left of the layout 102. The transistors P1, N1, and PG1 share a common drain region. The transistors P2, N2, and PG2 share a common drain region.
The boxes VSS correspond to locations at which a ground contact connects to the portions of the source/drain metal 113 corresponding to the source regions of the N-type transistors N1 and N2. The boxes VDD correspond to locations at which high supply voltage contacts connect to the portions of the source/drain metal 113 corresponding to the source regions of the P-type transistors P1 and P2. The boxes WL correspond to locations at which word line contacts connect to the gate metals 109/111. The boxes BL correspond to locations at which bit line, contacts connect to the portions of the source/drain metal 113 corresponding to the source regions of the pass gate transistors PG1 and PG2.
The layout 102 indicates the locations of butt contacts BCT1 and BCT2. The butt contacts BCT1 and BCT2 overlie the active regions 107. In the example of
BCT2 connects the source/drain metal 113 associated with the drain terminals of the transistors P1/N1/PG1 (output of the inverter 103) to a portion of the gate metal 109 that is electrically connected to the gate terminals of the transistors P2 and N2 (input of the inverter 105). This electrical connection is more apparent with respect to the cross-sectional views of
BCT1 connects the source/drain metal 113 associated with the drain terminals of the transistors P2/N2/PG2 (output of the inverter 105) to a portion of the gate metal 109 that is electrically connected to the gate terminals of the transistors P1 and N1 (input of the inverter 103).
The location of the butt contacts BCT1 and BCT2 within the layout 102 provides various benefits. Because the butt contacts are positioned only overlying the active regions 107, the area of the layout 102 is significantly reduced with respect to traditional SRAM layouts in which butt contacts are positioned entirely outside the active region, thereby significantly enlarging the layouts of traditional SRAM cells in the Y direction. The result is integrated circuits that can include denser arrays of SRAM cells or that can use integrated circuit area for other purposes.
The transistors of the SRAM cell 101 (including N1, P1, and PG1 shown in
The transistor N1 includes a plurality of include a plurality of semiconductor nanostructures 106. The semiconductor nanostructures 106 are stacked in the vertical direction or Z-direction. In the example of
The transistor P1 includes a plurality of semiconductor nanostructures 108. The semiconductor nanostructures 108 are stacked in the vertical direction or Z-direction. In the example of
The semiconductor nanostructures 106 and 108 may include Si, SiGe, or other semiconductor materials. In a non-limiting example described herein, the semiconductor nanostructures 106 are silicon. The vertical thickness of the semiconductor nanostructures 106 can be between 2 nm and 5 nm. The semiconductor nanostructures 106 may be separated from each other in the vertical direction by 4 nm to 10 nm. Other thicknesses and materials can be utilized for the semiconductor nanostructures 106 without departing from the scope of the present disclosure. The semiconductor nanostructures 108 may have a same material and dimensions as the semiconductor nanostructures 106 or a different semiconductor material from the semiconductor nanostructures 106.
The transistors N1 and P1 include a gate dielectric. The gate dielectric includes an interfacial gate dielectric layer 120 and a high-K gate dielectric layer 122. The interfacial gate dielectric layer 120 is a low-K gate dielectric layer. The interfacial gate dielectric layer is in contact with the semiconductor nanostructures 106 and 108. The high-K gate dielectric layer 122 is in contact with the low-K gate dielectric layer. The interfacial gate dielectric layer 120 is positioned between the semiconductor nanostructures 106 and the high-K gate dielectric layer 122 and between the semiconductor nanostructures 108 and the high-K gate dielectric layer 122.
The interfacial gate dielectric layer 120 can include a dielectric material such as silicon oxide, silicon nitride, or other suitable dielectric materials. The interfacial dielectric layer 120 can include a comparatively low-K dielectric with respect to high-K dielectric such as hafnium oxide or other high-K dielectric materials that may be used in gate dielectrics of transistors. The interfacial dielectric layer 120 can include a native oxide layer that grows on surfaces of the semiconductor nanostructures 106 and 108. The interfacial dielectric layer 120 have a thickness between 0.4 nm and 2 nm. Other materials, configurations, and thicknesses can be utilized for the interfacial dielectric layer 120 without departing from the scope of the present disclosure
The high-K gate dielectric layer includes one or more layers of a dielectric material, such as HfO2, HfSiO, HfSiON, HfTaO, HfSiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO2-Al2O3) alloy, other suitable high-k dielectric materials, and/or combinations thereof. The thickness of the high-k dielectric is in a range from about 1 nm to about 3 nm. Other thicknesses, deposition processes, and materials can be utilized for the high-K gate dielectric layer without departing from the scope of the present disclosure. The high-K gate dielectric layer may include a first layer that includes HfO2 with dipole doping including La and Mg, and a second layer including a higher-K ZrO layer with crystallization.
The transistor N1 includes a gate metal 111. The gate metal 111 surrounds the semiconductor nanostructures 106. The gate metal 111 is in contact with the high-K gate dielectric layer 122. The gate metal 111 corresponds to a gate electrode of the transistor N1. In an example in which the transistor N1 is an N-type transistor, the gate metal 111 can include a material that results in a desired work function with the semiconductor nanostructures 106. In one example, the gate metal 111 includes titanium aluminum, titanium, aluminum, tungsten, copper, gold, or other conductive materials.
The transistor P1 includes a gate metal 109. The gate metal 109 surrounds the semiconductor nanostructures 108. The gate metal 109 is in contact with the high-K gate dielectric layer 122. The gate metal 109 corresponds to a gate electrode of the transistor P1. In an example in which the transistor P1 is a P-type transistor, the gate metal 109 can include a material that results in a desired work function with the semiconductor nanostructures 108. In one example, the gate metal 109 includes titanium nitride, titanium, aluminum, tungsten, copper, gold, or other conductive materials.
The transistor N1 includes source/drain regions 114. The source/drain regions 114 are in contact with each of the semiconductor nanostructures 106. Each semiconductor nanostructure 106 extends in the X-direction between the source/drain regions 114. The source/drain regions 114 include a semiconductor material.
The transistor P1 includes source/drain regions 116. The source/drain regions 116 are in contact with each of the semiconductor nanostructures 108. Each semiconductor nanostructure 107 extends in the X-direction between the source/drain regions 116. The source/drain regions 116 include a semiconductor material.
The source/drain regions 114 can be doped with N-type dopants species. The N-type dopant species can include P, As, or other N-type dopant species. The source/drain regions 116 can be doped with P-type dopant species. The P-type dopant species can include B or other P-type dopant species. The doping can be performed in-situ during an epitaxial growth process of the source/drain regions 116. The source/drain regions 114 and 116 can include other materials and structures without departing from the scope of the present disclosure.
As used herein, the term “source/drain region” may refer to a source region or a drain region individually or collectively dependent upon the context. Accordingly, one of the source/drain regions 114 may be a source region while the other source/drain region 114 is a drain region, or vice versa. In one embodiment, the left source/drain region 114 is a source region of the transistor N1 and the right source/drain region 114 is a drain region of the transistor N1. The left source/drain region 116 is a source region of the transistor P1 and the right source/drain region is a drain region of the transistor P1.
The transistors N1 and P1 each include inner spacers 126. The inner spacers 126 can include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials without departing from the scope of the present disclosure. In one example, the inner spacers 126 include silicon oxycarbonitride.
The inner spacers 126 of the transistor N1 physically separate the gate metal 111 from the source/drain regions 114. This prevents short circuits between the gate metal 111 and the source/drain regions 114. The inner spacers 126 of the transistor P1 physically separate the gate metal 109 from the source/drain regions 116. This prevents short circuits between the gate metal 109 and the source/drain regions 116.
The transistor PG1 may be substantially identical to the transistor N1. The transistor PG1 includes semiconductor nanostructures 110 and source/drain regions 118. The semiconductor nanostructures 110 extend in the X direction between the source/drain regions 118. The gate dielectric layers 120 and 122 surround the semiconductor nanostructures 110. The gate metal 111 surrounds the semiconductor nanostructures 110 with the gate dielectric layers 120 and 122 positioned between the semiconductor nanostructures 110 and the gate metal 111. In some embodiments, the right source/drain region 118 is a source region of the transistor PG1. The left source/drain region 118 is a drain region of the transistor PG1. In practice, the right source/drain region 114 and the left source/drain region 118 are integral with each other. The transistor PG1 may have the same structures and materials as described in relation to the transistor N1 in embodiments in which PG1 and N1 are both N-type transistors.
The dummy transistor D1 is positioned below the pass gate transistor PG1. The dummy transistor D1 has semiconductor nanostructures 112 surrounded by the gate dielectric layers 120 and 122 and the gate metal 109. In many respects, the dummy transistor D1 is substantially identical to the transistor P1. However, the dummy transistor D1 is a functional as a transistor because the semiconductor nanostructures 112 do not connect on the right side to a source/drain region. Instead, dielectric layers 140 and 142 take up the entirety of the location at which a source/drain region will be formed if the dummy transistor D1 was functional.
The dummy transistor D1 nevertheless serves a useful purpose in the SRAM cell 101. In particular, though not apparent in
A left source/drain metal 113 is electrically connected to the left source/drain region 114 (source region, in some embodiments) of the transistor N1. Though not shown in
In some embodiments, a silicide may be positioned between the various source/drain regions and the source/drain metals 113. Conductive layers 132 and 134 may be positioned in contact with the source/drain metals 113. The conductive layers one and 134 can include titanium nitride, tantalum nitride, titanium, tantalum, or other suitable conductive materials.
As can be seen in
The butt contact BCT2 can be formed as part of the backside processing of the integrated circuit 100. In particular, after front end processing of the transistors of the SRAM cell 101 has been performed, the integrated circuit 101 can be flipped for backend processing. The backend processing can include replacing semiconductor substrate materials with dielectric materials, such as the dielectric material 144. The dielectric materials can be patterned to expose source/drain regions and gate metals 109 at various locations. Butt contacts BCT1 and BCT2 can then be formed at the exposed locations. While
The butt contact BCT2 can include one or more of aluminum, titanium, tantalum, titanium nitride, tantalum nitride, copper, gold, or other suitable conductive materials. The butt contact BCT2 can include a conductive layer 134 lining the butt contact BCT2.
The integrated circuit 101 includes sidewall spacers 128. The sidewall spacers 128 are positioned adjacent to the uppermost portion of the gate metal 111 and electrically isolate the gate metal 111 from the source/drain metals 113. The sidewall spacers 128 may include one or more of silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials. Other thicknesses and materials can be utilized for the sidewall spacers 128 without departing from the scope of the present disclosure.
The substrate 101 may include a dielectric layer 144. The dielectric layer 144 may be positioned in contact with the bottom and sidewalls of the source/drain regions 116. The dielectric layer 144 may include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The integrated circuit 100 includes hybrid nanostructures between the semiconductor nanostructures 106 and the semiconductor nanostructures 108. More particularly, the hybrid nanostructure is positioned directly between the lowest semiconductor nanostructure 106 and the highest semiconductor nanostructure 108 and between the lowest nanostructure 110 and the highest nanostructure 112. The hybrid nanostructure may be a hybrid nanosheet, a hybrid nanowire, or another type of nanostructure. The hybrid nanostructure may include upper and lower semiconductor layers 124 and a dielectric layer 129 between the upper and lower semiconductor layers 124. Various structures and compositions can be utilized for the hybrid nanostructure without departing from the scope of the present disclosure. The dielectric layer 129 may include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The integrated circuit 100 may include a dielectric layer 130 between the gate spacer structures 128 and the source/drain metals 113. The dielectric layer 130 can include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The integrated circuit 100 may include a dielectric layer 138 on top of the highest portions of the gate metal 111. The dielectric layer 138 can include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The integrated circuit 100 may include a dielectric layer 136 on top of the source/drain metals 113. The dielectric layer 138 can include silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The integrated circuit 100 can include a dielectric layer 140 and a dielectric liner 142 between the left source/drain regions 114 and 116. The dielectric layers 140 and 142 may include different compositions of silicon oxide, silicon nitride, silicon oxynitride, silicon carbonitride, silicon oxycarbonitride, fluorine-doped silicate glass (FSG), a low-K dielectric material or other dielectric materials.
The gate metals 109 and 111 are in direct contact with each other at the transistors P2 and N2. Accordingly, the gate electrode of the transistor N2 is shorted with the gate electrode of the transistor P2, corresponding to the input of the inverter 105.
The but contact BCT2 is electrically connected to the gate metal 109. The gate metal 109 extends as a bridge between the dummy transistor D1 and the transistor P2. Accordingly, the input of the inverter 105 is coupled to the drain terminals of the transistors N1, P1, and PG1. The gate metal 111 of the transistor PG1 is not shorted with the gate metal 111 of the transistor N2 this is because the gate metal 111 is removed between the transistors N2 and PG1. A dielectric layer 136 extends above and between the gate metal 111 of the transistors N2 and PG1.
At 1204, the method 1200 includes forming, in a second active region of the integrated circuit, a second inverter cross-coupled with the first inverter and including a second N-type transistor stacked vertically with a second P-type transistor. One example of a second active region is the lower active region 107 of
At 1206, the method 1200 includes forming, in the first active region, a first pass gate transistor stacked vertically with a first dummy transistor. One example of a first pass gate transistor is the pass gate transistor PG1 of
At 1208, the method 1200 includes forming a first butt contact in contact with a gate metal of the dummy transistor at the first active region and electrically connecting an output of the first inverter to an input of the second inverter. The gate metal of the first dummy transistor extends from the first active region to either the second N-type transistor or the second P-type transistor. One example of a first butt contact is the butt contact BCT2 of
Embodiments of the present disclosure provide an integrated circuit with CFET based SRAM cells having reduced area consumption. Each SRAM cell includes a first inverter formed of a first CFET and a second inverter formed of a second CFET. Butt contacts that connect the input of the first inverter to the output of the second inverter, and that connect the input of the second inverter to the output of the first inverter are formed at least partially overlapping the active regions associated with the CFETs. The butt contacts may be formed through back end processes or front end processes. Because the butt contacts are positioned at least partially within the active regions, the layout of the SRAM cell can be compressed with respect to traditional SRAM layouts. The result is integrated circuits with denser arrays of SRAM cells. This can lead to larger numbers of SRAM cells in an array or the inclusion of additional integrated circuit components within the integrated circuits.
In some embodiments, an integrated circuit includes a first inverter including a first N-type transistor and a first P-type transistor stacked vertically and a second inverter including a second N-type transistor and a second P-type transistor stacked vertically. The integrated circuit includes a first butt contact electrically connecting an output of the first inverter to an input of the second inverter, wherein the first butt contact is at least partially within a first active region associated with the first inverter.
In some embodiments, an integrated circuit includes a first N-type transistor including a gate electrode and a plurality of semiconductor nanostructures corresponding to channel regions of the first N-type transistor. The integrated circuit includes a first P-type transistor stacked vertically with the first N-type transistor and including a gate electrode and a plurality of semiconductor nanostructures corresponding to channel regions of the first P-type transistor. The integrated circuit includes a first pass gate transistor including a gate electrode and a plurality of semiconductor nanostructures corresponding to channel regions of the first pass gate transistor, wherein a source/drain region of the first pass gate transistor, a source/drain region of the first N-type transistor, and source/drain region of the first P-type transistor are all electrically connected. The integrated circuit includes a dummy transistor stacked vertically with the first pass gate transistor and including a gate electrode. The integrated circuit includes a butt contact electrically connected to the source/drain region of the first N-type transistor and the gate electrode of the dummy transistor and at least partially underlying or partially overlying the semiconductor nanostructures of the first pass gate transistor and at least partially overlying or underlying the source/drain region of the first N-type transistor.
In some embodiments, a method includes forming, in a first active region of an integrated circuit, a first inverter including a first N-type transistor stacked vertically with a first P-type transistor and forming, in a second active region of the integrated circuit, a second inverter cross-coupled with the first inverter and including a second N-type transistor stacked vertically with a second P-type transistor. The method includes forming, in the first active region, a first pass gate transistor stacked vertically with a first dummy transistor and forming a first butt contact in contact with a gate metal of the dummy transistor at the first active region and electrically connecting an output of the first inverter to an input of the second inverter. The gate metal of the first dummy transistor extends from the first active region to either the second N-type transistor or the second P-type transistor.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Number | Date | Country | |
---|---|---|---|
63418360 | Oct 2022 | US | |
63335137 | Apr 2022 | US |