Claims
- 1. A digital system for receiving successive data characters transmitted as contiguous characters forming synchronous serial data which is a continuous sequence of digital data bits, said system comprising:
- (a) shift register means comprising a plurality of serially coupled shift register stages each, except for the last stage thereof, having an output connected to the input of the succeeding stage, and the first stage thereof being coupled to a source of said serial data, and each stage being coupled to a source of clock pulses, said clock pulses being synchronized with said digital data bits;
- (b) logic means for generating a control code prefix and for loading said control code prefix into one of said shift register stages;
- (c) means for shifting said control code prefix to a second one of said shift register stages and for coincidentially shifting serial data into said shift register means in synchronism with said source of clock pulses;
- (d) means for detecting said control code prefix in said second shift register stage and for generating a signal;
- (e) means responsive only to said signal for indicating that said serial data is occupying said shift register means as a received serial data character; and
- (f) control means coupled to said logic means and to said source of clock pulses and responsive to the occurrence of said signal for causing said logic means to generate and load said control code prefix.
- 2. A digital system as recited in claim 1 wherein said received serial data character comprises a first bit and said control code prefix comprises a second bit at a fixed logic level in said shift register immediately preceding in time sequence said first bit.
- 3. A digital system as recited in claim 2 wherein said control code prefix further comprises at least one additional bit at a different fixed logic level adjacent to and preceding in time sequence said second bit.
- 4. A digital system as recited in claim 1 wherein said means for detecting comprises a first flip-flop for detecting when said serial data character is fully loaded in said shift register means.
- 5. A digital system as recited in claim 4 wherein said means for detecting further comprises a second flip-flop responsive to said first flip-flop for generating a reset signal for resetting said first flip-flop after said detection has occurred.
Parent Case Info
This is a continuation of application Ser. No. 863,643 filed Dec. 23, 1977, now abandoned, which was in turn a continuation of application Ser. No. 640,981 filed Dec. 15, 1975, now abandoned.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
640981 |
Dec 1975 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
863643 |
Dec 1977 |
|