Claims
- 1. An improved charge amplifier for amplifying an input signal on an input terminal and providing a final output signal on a final output terminal, said charge amplifier comprising:
- an operational amplifier having a negative input, a positive input, and an amplifier output terminal for outputting an amplifier signal;
- a feedback capacitor for routing said amplifier signal to said negative input;
- a voltage reference selectively connected to said negative input;
- a calibration capacitor connected between said amplifier output terminal and said final output terminal;
- a first switch between said amplifier output terminal and said negative input;
- a second switch between said voltage reference and said negative input;
- a third switch placed so that the input signal can be selectively input to said negative input;
- a fourth switch between a voltage level and said final output terminal; and
- a timing circuit connected to said first switch, said second switch, said third switch, and said fourth switch such that during a first time period, said first and fourth switches are closed and said second and third switches are open, during a second time period, said first and third switches are open and said second and fourth switches are closed, during a third time period, said first switch is closed and said second, third, and fourth switches are open, and during a fourth time period, said third switch is closed and said first, second, and fourth switches are open.
- 2. The charge amplifier of claim 1 wherein said voltage reference is carried by a reference capacitor.
- 3. The charge amplifier of claim 1 wherein said input signal is held by a source capacitor.
- 4. The charge amplifier of claim 1 wherein said voltage level is generated by a calibration voltage source connected to said fourth switch.
- 5. The charge amplifier of claim 1 further wherein said calibration capacitor and said feedback capacitor is formed from a MOS capacitor including
- a first series MOS transistor having a gate, a drain, and a source, said drain and said source of said first series MOS transistor tied together to form said input terminal;
- a second series MOS transistor having a gate, a drain, and a source, said drain and source of said second series MOS transistor tied together to form said output terminal, said gate of said second MOS transistor tied to the gate of said first MOS transistor; and
- a control MOS transistor having a gate, a drain, and a source, said drain of said control MOS transistor tied to said gates of said first and second series MOS transistors, said source of said control MOS transistor connected to a driving voltage source;
- whereby a control signal is applied to the gate of said control MOS transistor to activate said MOS capacitor.
- 6. The charge amplifier of claim 2 further wherein said calibration capacitor and said feedback capacitor is formed from a MOS capacitor including
- a first series MOS transistor having a gate, a drain, and a source, said drain and said source of said first series MOS transistor tied together to form said input terminal;
- a second series MOS transistor having a gate, a drain, and a source, said drain and source of said second series MOS transistor tied together to form said output terminal, said gate of said second MOS transistor tied to the gate of said first MOS transistor; and
- a control MOS transistor having a gate, a drain, and a source, said drain of said control MOS transistor tied to said gates of said first and second series MOS transistors, said source of said control MOS transistor connected to a driving voltage source;
- whereby a control signal is applied to the gate of said control MOS transistor to activate said MOS capacitor.
- 7. The charge amplifier of claim 3 further wherein said series capacitor and said feedback capacitor is formed from a MOS capacitor including
- a first series MOS transistor having a gate, a drain, and a source, said drain and said source of said first series MOS transistor tied together to form said input terminal;
- a second series MOS transistor having a gate, a drain, and a source, said drain and source of said second series MOS transistor tied together to form said output terminal, said gate of said second MOS transistor tied to the gate of said first MOS transistor; and
- a control MOS transistor having a gate, a drain, and a source, said drain of said control MOS transistor tied to said gates of said first and second series MOS transistors, said source of said control MOS transistor connected to a driving voltage source;
- whereby a control signal is applied to the gate of said control MOS transistor to activate said MOS capacitor.
- 8. A method for amplifying an input signal input to a charge amplifier, said charge amplifier including an operational amplifier having a negative input, a positive input, and an amplifier output terminal for outputting an amplifier signal, a feedback capacitor between said amplifier output terminal and said negative input, a voltage reference selectively connectable to said negative input, and a calibration capacitor connected between said amplifier output terminal and a final output terminal, the method comprising the steps of:
- (a) equalizing the voltage between said negative input and said amplifier output terminal;
- (b) setting said final output terminal to a predetermined voltage level;
- (c) applying said reference voltage to said negative input such that said reference voltage is amplified by the combination of said operational amplifier and said feedback capacitor;
- (d) equalizing the voltage between said negative input and said amplifier output terminal;
- (e) applying said input signal to said negative input such that said input signal is amplified by the combination of said operational amplifier and said feedback capacitor; and
- (f) outputting on said final output terminal a final amplified signal.
- 9. The method of claim 8 wherein said final output terminal is allowed to float during step (d).
- 10. The method of claim 8 wherein said voltage reference is carried by a reference capacitor.
- 11. The method of claim 8 wherein said input signal is held by a source capacitor.
- 12. The method of claim 8 wherein said predetermined voltage level is generated by a calibration voltage source connected to said fourth switch.
RELATED APPLICATIONS
This is a continuation-in-part of U.S. patent application Ser. No. 08/538,441 filed Oct. 3, 1995, now U.S. Pat. No. 5,724,095.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
Kawashima, H. et al., A 1/4 inch format 250K pixel amplified MOS image sensor using CMOS process, IEDM, pp. 575-578, 1993. |
Ozaki, T. et al., A low-noise line-amplified MOS imaging devices, IEEE, pp. 969-975, 1991. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
538441 |
Oct 1995 |
|