Claims
- 1. A charge pump comprising:
a charge pump core circuit including a first transistor having a first source, a first drain, and a first gate to which a reference voltage is applied and a second transistor having a second source jointly connected to a source of the first transistor, a second gate to which a control voltage is applied, and a second drain to which a power supply voltage is applied; a current source connected between a common source of the first and second transistors and a ground; and an output terminal formed at a point connecting the first and second drains for forming a charging and discharging path of a capacitor.
- 2. A charge pump as recited in claim 1 wherein the charge pump core circuit further comprises:
a phase locked loop; and a replica bias circuit for inducing a bias.
- 3. A charge pump as recited in claim 1 wherein the replica bias circuit and the charge pump core circuit further comprises:
a feedback network including an op amp wherein a non-inverting terminal is connected to an output terminal of the charge pump core circuit and an inverting terminal is connected to an output terminal of the replica bias circuit and to the first gate and to a gate of a relevant transistor corresponding to the replica bias circuit.
- 4. A charge pump as recited in claim 1 wherein the charge pump core circuit further comprises:
a second gate connected to a third transistor of the charge pump core circuit and to the relevant transistor corresponding to the replica bias circuit, wherein a fourth source, a fourth gate, and a fourth drain of the relevant transistor are connected to each other; and a current source connected between the power supply voltage and the fourth drain.
- 5. A charge pump as recited in claim 1 wherein the reference voltage is half of the power supply voltage.
- 6. A charge pump circuit as recited in claim 1 wherein the reference voltage is equal to or less than the power supply voltage.
- 7. A charge pump as recited in claim 1 wherein the capacitor is connected between the gate and a source of the relevant transistor of the replica bias circuit.
- 8. A method of charging or discharging a capacitor comprising:
applying a voltage to generate a control signal; automatically adjusting a current in response to the control signal using a differential switch of current steering mode; and charging or discharging the capacitor in response to the automatically adjusted current.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-2001-00610465 |
Sep 2001 |
KR |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of co-pending U.S. patent application Ser. No. 10/259,245 (Attorney Docket No. BEKAP 109), entitled “CHARGE PUMP CIRCUIT FOR PLL” filed Sep. 27, 2002 which is incorporated herein by reference for all purposes, which claims priority to Republic of Korea Patent Application No. 10-2001-0061045, filed Sep. 29, 2001, which is incorporated herein by reference for all purposes.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10259245 |
Sep 2002 |
US |
Child |
10438178 |
May 2003 |
US |