The present invention relates, in general, to electronics, and more particularly, to methods of forming semiconductor devices and structures.
In the past, the semiconductor industry utilized various methods and structures to form charge pump controllers there were used to provide an output voltage from an input voltage source, such as a battery. Typically, the charge pump controller was used to charge multiple capacitors from the input voltage and to couple the capacitors to provide current to a load. The prior charge pump controllers generally formed two time intervals where one time interval was used to charge the capacitors and a second time interval was used to discharge the capacitors. One such charge pump controller was disclosed in U.S. Pat. No. 6,198,645 that issued to Kotowski et al on Mar. 6, 2001. Because of the manner in which the capacitors were charged and discharged, there typically was a high in-rush current when the capacitors were charged and a ripple on the output voltage that resulted from discharging the capacitors.
Accordingly, it is desirable to have a charge pump controller that reduces the in-rush current and that reduces ripple in the output voltage.
For simplicity and clarity of the illustration, elements in the figures are not necessarily to scale, and the same reference numbers in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. As used herein current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or anode of a diode, and a control electrode means an element of the device that controls current through the device such as a gate of an MOS transistor or a base of a bipolar transistor. Although the devices are explained herein as certain N-channel or P-Channel devices, a person of ordinary skill in the art will appreciate that complementary devices are also possible in accordance with the present invention: It will be appreciated by those skilled in the art that the words during, while, and when as used herein are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as a propagation delay, between the reaction that is initiated by the initial action.
Charge pump controller 20 receives an input voltage between a voltage input 21 and a voltage return 22 and supplies the output voltage on an output 23 of controller 20. Input 21 generally is connected to terminal 12 and return 22 generally is connected terminal 13. As will be seen further hereinafter, controller 20 is configured to charge a plurality of charge pump capacitors or pump capacitors, such as pump capacitors 16 and 17, during a charging time interval and to sequentially couple capacitor 16 and then capacitor 17 to supply current 18 during a plurality of discharge time intervals that occur sequentially or in series. Controller 20 includes a clock generator circuit or clock generator 33, a switch control circuit 40, a mode control circuit or mode controller 32, and a current source 31. Generator 33 or circuit 40 together with generator 33 may be viewed as a control circuit. Current source 31 is configured to receive current 19 from LED 14 through a current source (CS) input 24 and form a feedback (FB) signal that is representative of the state of current 19. If the value of current 19 is no less than the desired threshold level, the FB signal low to indicate that the value of current 19 is no less than a desired minimum value. If the value of current 19 falls below the desired threshold level, the FB signal goes high to indicate that current 19 is lower than the desired value of current 19. Alternately to using current source 31 to form the FB signal, a current sense resistor may be place in series with input 24 to receive current 19, and the resulting voltage may be compared to a reference signal. For the exemplary embodiment illustrated in
In order to facilitate charging and discharging capacitors 16 and 17, switch control circuit 40 includes a plurality of inverters and a plurality of switches, implemented as transistors, that are used for configuring capacitors 16 and 17 to be charged and then for configuring capacitors 16 and 17 to assist in supplying current 18. Circuit 40 includes inverters 55, 56, 57, 58, and 59 and also includes transistors 41, 42, 43, 44, 45, 46, 47, 50, 51, and 52. Clock generator 33 generates a plurality of timing signals that are used to control the state of the switches of circuit 40.
For the purpose of describing the operation of controller 20, assume that at a time T0 battery 11 is fully charged and the value of current 19 through LED 14 is no less than the desired value and is sufficient for capacitor 15 to maintain a voltage that is substantially equal to the voltage of battery 11. Current 19 flowing through current sense (CS) input 24 causes the feedback (FB) signal to be low. Mode controller 32 receives the low feedback (FB) signal and responsively forces the M1 control signal high and the M2 control signal low which signals clock generator 33 to operate in the 1× mode. In the 1× mode, generator 33 forces the 1× control signal high thereby forcing the output of inverter 55 low and enabling transistor 47. Enabling transistor 47 couples the voltage from input 21 to output 23 so that the output voltage is substantially equal to the value of the voltage from battery 11, minus minor losses such as through transistor 47. In the 1× operating mode, clock generator 33 forces the C1, C2, S1, S2, S3, D1, and D2 control signals low thereby disabling respective transistors 43, 44, 42, 41, 50, 45, and 46. Consequently, in the 1× mode, generator 33 does not switch charge pump capacitors 16 and 17 to be charged from battery 11 or to supply current 18.
Assume that at a time T1 the value of current 19 decreases to a value that is less than the threshold value which forces the FB signal high. Controller 32 receives the high FB signal which indicates controller 20 needs to increase the value of the output voltage on output 23 in order to supply the desired value for current 19, thus, controller 32 forces the M1 and M2 signals low to cause controller 20 to operate in the 1.5× mode. In the 1.5× mode, clock generator 33 is configured to form a charging time interval during which capacitors 16 and 17 are coupled in series and this series combination is coupled in parallel with battery 11 so the capacitors 16 and 17 are each charged to a voltage value that is approximately one-half of the voltage from battery 11. During this charging time interval between times T1 and T2, controller 33 forces the 1× control signal low, the C1 control signal high, the C2 control signal low, the S1 control signal high, the S2 control signal low, and the S3 control signal high. Discharge control signals D1 and D2 typically are always low during the charging time interval. The high C1 control signal and low C2 control signal enables transistor 43 and disables transistor 44. The low S2 control signal disables transistor 41 while the high S1 and S3 control signals enable transistors 42 and 50. Since discharge control signals D1 and D2 are both low, transistors 45, 46, 51, and 52 are disabled. With transistors 42, 43, and 50 enabled, the input voltage from input 21 is coupled through transistor 43 to capacitor terminal 30, capacitor terminal 29 is coupled to capacitor terminal 28 through transistor 50, and capacitor terminal 27 is coupled to return 22 through transistor 42. Thus, capacitors 16 and 17 are each charge to a voltage that is approximately one-half the voltage from battery 11. The time used for the charging time interval between T1 and T2 is chosen to be long enough to ensure that capacitors 16 and 17 receive a charge that is sufficient to supply current 19 and maintain capacitor 15 charged. After the charging time interval is complete at time T2, generator 33 sequentially forms a number of discharging time intervals such that the number of discharge time intervals is equal to the number of pump capacitors that are charged by controller 20. For the example embodiment illustrated in
Assume that the FB signal is again low and that just after time T4, current 19 decreases to a value that is less than the threshold value thereby again forcing the FB signal high. Mode controller 32 receives the high FB signal which indicates that controller 20 needs to increase the value of the output voltage on output 23 in order to supply the desired value for current 19, thus, controller 32 forces the M1 signal low and the M2 signal high to cause controller 20 to operate in the 2× mode. In the 2× mode, clock generator 33 is configured to form a charging time interval during which capacitors 16 and 17 are coupled in parallel and this parallel combination is coupled in parallel with battery 11 so the capacitors 16 and 17 are each charged to a voltage value that is approximately equal to the voltage from battery 11. During this charging time interval after time T4 and up to time T5, generator 33 forces the 1× control signal low, the C1 and C2 control signals high, the S1 and S2 control signals high, and the S3 control signal low. Discharge control signals D1 and D2 typically are always low during the charging time interval. The high C1 and C2 signals enable transistors 43 and 44. The high S1 and S2 signals enable transistors 41 and 42 while the low S3 signal disables transistor 50. Since discharge control signals D1 and D2 are both low, transistors 45, 46, 51, and 52 are disabled. With transistors 41, 42, 43, and 44 enabled, the input voltage from input 21 is coupled through transistor 43 to capacitor terminal 30, and capacitor terminal 29 is coupled to return 22 through transistor 41. Transistor 44 couples the input voltage from input 21 to capacitor terminal 28 and capacitor terminal 27 is coupled to return 22 through transistor 42. Thus, capacitors 16 and 17 are each charged to a voltage that is approximately equal to the voltage from battery 11. The time used for the charging time interval is chosen to be long enough to ensure that capacitors 16 and 17 receive a charge that is sufficient to supply current 19 and maintain capacitor 15 charged. After the charging time interval is complete at time T5, generator 33 sequentially forms a number of discharging time intervals such that the number of discharge time intervals is equal to the number pump capacitors that are charged by controller 20. For the example embodiment illustrated in
In order to facilitate this functionality for controller 20, input 24 is connected to one terminal of current source 31. The FB output of source 31 is connected to an input of controller 32. The M1 control signal from controller 32 is connected to first input of generator 33 and the M2 signal from controller 32 is connected to a second input of generator 33. The 1× output of generator 33 is connected to an input of inverter 55 which has an output connected to a gate of transistor 47. The C1 output of generator 33 is connected to an input of inverter 56 which has an output connected to a gate of transistor 43. The C2 output of generator 33 is connected to an input of inverter 57 which has an output connected to a gate of transistor 44. The S1 output of generator 33 is connected to a gate of transistor 42. The S2 output of generator 33 is connected to a gate of transistor 41. The S3 output of generator 33 is connected to a gate of transistor 50. The D1 output of generator 33 is connected to an input of inverter 59 which has an output commonly connected to a gate of transistor 46 and a gate of transistor 52. The D2 output of generator 33 is connected to an input of inverter 58 which has an output commonly connected to a gate of transistor 45 and a gate of transistor 51. Input 21 is commonly connected to a source of transistor 47, a source of transistor 46, a source of transistor 45, a source of transistor 44, and a source of transistor 43. A drain of transistor 47 is commonly connected to output 23, a drain of transistor 51, and a drain of transistor 52. A drain of transistor 46 is commonly connected to terminal 27 and a drain of transistor 42. A drain of transistor 45 is commonly connected to terminal 29, a source of transistor 50, and a drain of transistor 41. A drain of transistor 44 is commonly connected to terminal 28, a drain of transistor 50, and a source of transistor 52. A drain of transistor 43 is commonly connected to terminal 30 and a source of transistor 51. A source of transistor 41 is commonly connected to a source of transistor 42, a second terminal of current source 31, and to return 22.
In view of all of the above, it is evident that a novel device and method is disclosed. Included, among other features, is forming a charge pump controller to charge a plurality of pump capacitors during a charging time interval and to sequentially form a plurality of discharge time intervals with a different pump capacitor coupled to supply a current to a load for each discharge time interval.
While the subject matter of the invention is described with specific preferred embodiments, it is evident that many alternatives and variations will be apparent to those skilled in the semiconductor arts. More specifically the subject matter of the invention has been described for a particular embodiment that uses two pump capacitors. However, the technique is applicable to using more that two pump capacitors. The number of sequential discharge intervals is usually chosen to be the same as the number of capacitors that are charged during the charging time interval.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2007/071122 | 6/13/2007 | WO | 00 | 3/8/2010 |