Claims
- 1. A charge pump for generating high voltages for an integrated semiconductor circuit, comprising:
a plurality of pump stages and a pump capacitor connected between two respective said pump stages; each of said pump stages having at least one power transistor for generating a pump voltage on a power path thereof, said power transistor having a well structure, a well charging path substantially separate from said power path, and a freely connectable bulk terminal via which said well structure can be held at a predetermined potential through said well charging path; first and second well charging transistors connected into said well charging path for generating the predetermined potential; said well charging transistors forming a series circuit having a node connected to said bulk terminal of said power transistor and outer terminals connected in parallel with said power transistor; and first and second boost capacitors connected to receive clock signals for controlling the charge pump, said first and second well charging transistors each having a control terminal respectively connected to said first and second boost capacitors.
- 2. The charge pump according to claim 1, which further comprises first and second control transistors connected to be acted upon by said first and second boost capacitors and forming a control circuit driving said power transistor.
- 3. The charge pump according to claim 1, which comprises a device for generating the clock signals for driving said boost capacitors and said pump capacitors, and wherein, in order to switch off the charge pump, the clock signals at said boost capacitors initially remain activated for removing charges stored in said charge pump.
- 4. The charge pump according to claim 1, wherein said power transistor is an NMOS transistor formed as a triple well transistor with a first n-type well and a second p-type well in said first well, and said bulk terminal is connected to a p+-doped region in said second well.
- 5. The charge pump according to claim 1, wherein said power transistor is a PMOS transistor with an n-type well, and said bulk terminal is connected to at least one n+-doped region in said well.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 53 882.4 |
Nov 1999 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/03874, filed Nov. 3, 2000, which designated the United States and which was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/03874 |
Nov 2000 |
US |
Child |
10141844 |
May 2002 |
US |