Claims
- 1. A charge pump circuit comprising:
- a clock control circuit for providing a clock signal and an inverted clock signal, said inverted clock signal being approximately 180 degrees out-of-phase with respect to said clock signal;
- a plurality of voltage multipliers connected in a chain, wherein each of said voltage multipliers comprises a diode connected to a capacitor, and wherein alternate ones of said voltage multipliers are coupled to said clock and inverted clock signals, respectively; and
- an output stage coupled to one of said voltage multipliers for providing current to an output terminal of said charge pump circuit during both low and high transitions of said clock signal.
- 2. The circuit of claim 1, wherein said output stage comprises first and second substages, said first substage providing current to said output terminal on high transitions of said clock signal, said second substage providing current to said output terminal on high transitions of said inverted clock signal.
- 3. The circuit of claim 2, wherein said first substage of said output stage further comprises:
- a first diode having a cathode coupled to said output terminal and having an anode; and
- a first capacitor having a first plate coupled to said anode of said first diode and having a second plate coupled to receive said clock signal.
- 4. The circuit of claim 3, wherein said second substage of said output stage further comprises:
- a second diode coupled between a first node and said output terminal; and
- a second capacitor having a first plate coupled to said first node and having a second plate coupled to receive said inverted clock signal;
- wherein a third diode has an anode coupled to said first node and a cathode coupled to the commonly coupled first plate of said first capacitor and said anode of said first diode.
- 5. The circuit of claim 4, further comprising:
- a third capacitor having a first plate coupled to one of said diode-capacitor voltage multipliers and having a second plate coupled to receive said clock signal; and
- a fourth diode coupled between said first plate of said third capacitor and said first node.
- 6. The circuit of claim 5, wherein the last diode-capacitor voltage multiplier is coupled to receive said inverted clock signal.
- 7. The circuit of claim 2, wherein said diodes comprise diode-connected MOS transistors.
- 8. The circuit of claim 2, wherein said each of said diodes comprises:
- a P type substrate;
- an N-well formed in said P type substrate; and
- P+ and N+ regions formed in said N-well, said P+ region serving as an anode, said N-well serving as a cathode, and said N+ region serving as a contact for said cathode.
- 9. The circuit of claim 2, wherein said each of said diodes comprises:
- a P type substrate;
- a deep N-well region formed in said P type substrate;
- a P-well formed in said deep N-well; and
- P+ and N+ regions formed in said P-well, said N+ region serving as a cathode, said P-well serving as an anode, and said P+ region serving as a contact for said anode.
- 10. The circuit of claim 2, wherein said clock and inverted clock signals have non-overlapping high transitions.
- 11. A charge pump circuit comprising:
- a clock control circuit for providing a plurality of clock signals and a plurality of inverted clock signals, wherein each of said inverted clock signals is approximately 180 degrees out-of-phase with respect to its associated clock signal;
- a plurality of voltage multiplier circuits, said voltage multiplier circuits each comprising a plurality of voltage multipliers connected in series, wherein each of said voltage multipliers comprises a diode connected to a capacitor, and wherein said capacitors are alternatively coupled to a selected one of said plurality of said clock signals and to an inverted clock signal associated with said selected one of said clock signals; and
- a plurality of output stages, each coupled to one of said voltage multiplier circuits, for providing substantially equal current to an output terminal of said charge pump circuit during both low and high transitions of said clock signals.
- 12. The circuit of claim 11, wherein each of said output stages comprises first and second substages, said first substage providing current to said output terminal on high transitions of said clock signal, said second substage providing current to said output terminal on high transitions of said inverted clock signal.
- 13. The circuit of claim 12, wherein said first substage of said output stage further comprises:
- a first diode having a cathode coupled to said output terminal and having an anode; and
- a first capacitor having a first plate coupled to said anode of said first diode and having a second plate coupled to receive said clock signal.
- 14. The circuit of claim 13, wherein said second substage of said output stage further comprises:
- a second diode coupled between a first node and said output terminal; and
- a second capacitor having a first plate coupled to said first node and having a second plate coupled to receive said inverted clock signal,
- wherein a third diode is coupled between said first node and the commonly coupled first plate of said first capacitor and said anode of said first diode.
- 15. The circuit of claim 14, further comprising:
- a third capacitor having a first plate coupled to the last diode-capacitor voltage multiplier and having a second plate coupled to receive said clock signal; and
- a fourth diode coupled between said first plate of said third capacitor and said first node.
- 16. The circuit of claim 15, wherein the last diode-capacitor voltage multiplier is coupled to receive said inverted clock signal.
- 17. The circuit of claim 12, wherein said diodes comprise diode-connected MOS transistors.
- 18. The circuit of claim 12, wherein said each of said diodes comprises:
- a P type substrate;
- an N-well formed in said P type substrate; and
- P+ and N+ regions formed in said N-well, said P+ region serving as an anode, said N-well serving as a cathode, and said N+ region serving as a contact for said cathode.
- 19. The circuit of claim 12, wherein said each of said diodes comprises:
- a P type substrate;
- a deep N-well region formed in said P type substrate;
- a P-well formed in said deep N-well; and
- P+ and N+ regions formed in said P-well, said N+ region serving as a cathode, said P-well serving as an anode, and said P+ region serving as a contact for said anode.
- 20. The circuit of claim 12, wherein said clock and inverted clock signals have non-overlapping high transitions.
CROSS REFERENCES
This application is a continuation of patent application Ser. No. 08/652,866, filed May 23, 1996, since abandoned, which was a continuation-in-part of patent application Ser. No. 08/639,280, filed Apr. 25, 1996, now U.S. Pat. No. 5,625,544.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 382 929 |
Aug 1990 |
EPX |
0 466 532 |
Jan 1992 |
EPX |
2 220 811 |
Jan 1990 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Toru Tanzawa, et al.: "A Quick Boosting Charge Pump Circuit for High Density and Low Voltage Flash Memories", Symposium on VLSI Circuits, Digest of Technical Papers, Honolulu, Jun. 9-11, 1994. Jun. 9, 1994, IEEE, pp. 65/66, XP000501024. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
652866 |
May 1996 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
639280 |
Apr 1996 |
|