Claims
- 1. A method of supplying a predetermined bias voltage to a plurality of wordlines during an APDEV operation in a memory device, comprising the steps of:generating a first predetermined voltage with a charge share circuit; charging said wordlines with said first predetermined voltage for a first predetermined time period; generating a second predetermined voltage with a temperature compensated bias generator circuit; and charging said wordlines with said second predetermined voltage for a second predetermined time period at the conclusion of said first predetermined time period.
- 2. The method of claim 1, wherein said first predetermined voltage is approximately 230 mV.
- 3. The method of claim 1, wherein said charge share circuit includes a charge enable circuit, a capacitor node, a storage discharge circuit, a one shot, and a temperature compensation enable circuit.
- 4. The method of claim 1, wherein said second predetermined voltage is generated based on the operating temperature of said memory device.
- 5. The method of claim 1, wherein said first predetermined time period is approximately 10 nanoseconds.
- 6. The method of claim 1, wherein said second predetermined time period is approximately 540 nanoseconds.
- 7. The method of claim 1, wherein said first and second predetermined voltages are directed to said plurality of wordlines with at least one pass gate electrically connected with said charge share circuit, said temperature compensated bias generator circuit and said wordlines.
- 8. A method of charging a bias voltage to a plurality of wordlines during an APDEV operation in a memory device, comprising the steps of:providing a charge share circuit for generating a first predetermined voltage; directing said first predetermined voltage to a plurality of wordlines until said wordlines are charged to a base voltage level; providing a temperature compensated bias generator circuit for generating a second predetermined voltage; directing said second predetermined voltage to said plurality of wordlines once said base voltage level is achieved; and charging said wordlines with said second predetermined voltage until reaching said bias voltage.
- 9. The method of claim 8, wherein said charge share circuit includes a charge enable circuit, a capacitor node, a storage discharge circuit, a one shot, and a temperature compensation enable circuit.
- 10. The method of claim 8, wherein said base voltage level is 230 mV.
- 11. The method of claim 8, wherein said first predetermined voltage is directed to said wordlines for about 10 nanoseconds.
- 12. The method of claim 8, wherein said second predetermined voltages are directed to said plurality of wordlines by at least one pass gate.
- 13. The method of claim 8, wherein said second predetermined voltage is directed to said plurality of wordlines for about 540 nanoseconds.
- 14. The method of claim 8, wherein said second predetermined voltage is generated based on the operating temperature of said memory device.
- 15. A memory device capable of charging a bias voltage to a plurality of wordlines during an APDEV operation, comprising:a charge share circuit electrically connected with said wordlines, said charge share circuit generating a first predetermined voltage that is applied to said wordlines for a first predetermined time period; a temperature compensated bias generator circuit electrically connected with said charge share circuit and said wordlines, said temperature compensated bias generator circuit generating a second predetermined voltage that is applied to said wordlines for a second predetermined time period after said first predetermined time period; and at least one pass gate electrically connected with said charge share circuit, said temperature compensated bias generator circuit and said wordlines for directing said respective first and second predetermined voltages to said wordlines during said respective time periods thereby charging said wordlines to said bias voltage.
- 16. The memory device of claim 15, wherein said charge share circuit comprises a charge enable circuit, a capacitor node, a storage discharge circuit, a one shot, and a temperature compensation enabling circuit.
- 17. The memory device of claim 15, wherein said temperature compensated bias generator circuit includes a wordline enabling circuit, a temperature adjustment circuit, a source bias circuit, and a discharge circuit.
- 18. The memory device of claim 15, wherein said first predetermined voltage is approximately 230 mV.
- 19. The memory device of claim 15, wherein said second predetermined voltage is generated based on the operating temperature of said memory device.
- 20. The memory device of claim 15, wherein said second predetermined time period is approximately 540 nanoseconds.
Parent Case Info
This application claims the benefit under 35 U.S.C. §119(e) of Provisional U.S. patent application Ser. No. 60/185,645, filed on Feb. 29, 2000.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5587951 |
Jazayeri et al. |
Dec 1996 |
|
5650966 |
Cleveland et al. |
Jul 1997 |
|
5864504 |
Tanzawa et al. |
Jan 1999 |
|
6026023 |
Tonda |
Feb 2000 |
|
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/185645 |
Feb 2000 |
US |