Claims
- 1. An analog to digital converter comprising:
- a semi-conductor substrate;
- first and second charge storage capacitors formed in said substrate;
- means for simultaneously applying an analog signal and a reference signal respectively to said first and second capacitors;
- charge supply means for supplying a succession of charge packets of a single polarity to only said first capacitor, the polarity of said charge packets being defined such that the voltage across said first capacitor is either increased or decreased in a single direction toward the voltage across the second capacitor each time another charge packet is applied to said first capacitor;
- comparator means having first and second inputs respectively coupled to said first and second capacitors for differentially comparing the voltages across said first and second capacitors and for generating an output signal when the voltage across said first capacitor becomes equal in magnitude to the voltage across said second capacitor;
- the parameters of said first and second capacitors being chosen such that the amount of charge added to or subtracted from said first capacitor due to at least one of a thermally-induced and an optically-induced leakage current in said semi-conductor substrate is substantially equal to the amount of charge added to or subtracted from said second capacitor due to said at least one of said thermally-induced and optically-induced leakage current.
- 2. The apparatus of claim 1 wherein said means for simultaneously applying an analog signal and a reference signal respectively to said first and second capacitors comprises:
- a first electronic switch for applying said analog signal to said first capacitor when a gating pulse is applied thereto;
- a second electronic switch for applying said reference signal to said second capacitor when a gating pulse is applied thereto; and
- means for simultaneously applying said gating pulses to said first and second electronic switches.
- 3. The circuit of claim 2 wherein said first and second electronic switches are MOSFETs.
- 4. The circuit of claim 1 wherein said means for supplying charge packets comprises a bucket brigade charge transfer circuit.
- 5. The circuit of claim 1 wherein all of the elements of said circuit are formed in a single semi-conductor substrate.
- 6. The circuit of claim 1, further comprising counter means for counting the number of charge packets supplied to said one of said capacitors, the count in said counter means being initiated at the commencement of charge packet supply and terminated by the presence of said output signal.
BACKGROUND OF THE INVENTION
This application is a continuation-in-part of pending U.S. patent application Ser. No. 842,403, filed Oct. 17, 1977.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Heller, "IBM Technical Disclosure Bulletin", vol. 20, No. 5, Oct. 1977, pp. 2072-2073. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
842403 |
Oct 1977 |
|