The present invention relates to a transponder device comprising a chip, i.e. a silicone substrate including an integrated circuit (IC), and an antenna, the antenna being connected to the chip.
Transponders, in particular RFID transponders, are generally . used for identification purposes where wireless communication is needed. A passive RFID transponder 2 (see
The following methods for connecting the antenna to the chip are commonly used:
The chip 5 is designed to have large size conductive pads 7 on which the antenna wire 8 can be bonded (see
The chip which is protected by a passivation layer (typically of approx. 1 μm thick) is designed so that the small conductive pads 9 are enlarged and overlaying the electronic circuitry where only the passivation layer 6 serves as insulation layer. This known process is disclosed in WO 92/22827. (see
The chip with small conductive pads and protected by a passivation layer is flipped on to the antenna extremities. This well known flip-chip process is commonly used in case of flat antennas as etched or printed coils. (see
The chip 5 is mounted on a substrate 10 by using for example a solder ball 11 flip-chip technique as shown in
The chip 5 is mounted on a substrate 10 by using for example a solder ball 11 flip-chip technique as shown in
With the ongoing technology integration on the chip, the known technologies for direct bonding as show in
The other direct connection method using overlaying conductive pads (
The bonding technology described in
Moreover, the high integrated circuits are much more sensitive to parasitic coupling effects induced through the antenna connections. There also, the passivation layer is not thick enough to avoid parasitic coupling effects which decreases considerably the transponder performances.
Technologies described in
Considering the actual packages described in
The purpose of the present invention aims at providing a transponder device for which the previous cited problems are avoided or at least strongly reduced.
It combines the advantages of a packed chip (high mechanical and thermal resistance and easy to handle), the advantage of direct connection (to be very small in size and cost effective) and the advantage to reduce all undesirable parasitic coupling.
It relates to a transponder device comprising a packed chip and an antenna, the package being connected to the antenna, characterized by the fact that the package is composed of a protective and insulating layer of at least 30 μm which is arranged between the chip and the antenna connections, the antenna connections being connected to the chip through the packaging using e.g. small pillar bumps.
It has indeed been observed that the presence of an insulating layer of at least 30 μm thick between the chip and the antenna considerably reduces the above cited parasitic coupling. Furthermore, such a thickness can be considered as a packaging and confers a protection for the chip against external factors such as environmental, thermal or mechanical stress.
30 μm constitute a lower limit for the layer thickness. Thicker layers may be used, e.g. of approx. 100 μm.
In the present text the term package means “at least partially coated on the chip active side”. The same applies for the terms pack, packed, packaging, etc. . .
The invention also relates to the addition of a surface metallisation on the package to increase the size of the conductive areas. By this way, the packed chip is particularly suitable to for a direct connection with the antenna. For example an enamelled copper wire forming the antenna can be direct connected to the packed chip while maintaining the smallest possible size.
The interconnection pads can be relocated anywhere on the external face of the packaging.
Other possibilities, to use the package surface as substrate for additional components mounting will allow to achieve the smallest possible dimensions.
For some high frequency application, the surface metallisation can be directly designed to be the antenna. This kind of products are also known as for example under “coil on chip”. Also if on the first structure, the same packaging method is repeated, it is possible to add an additional antenna structure which will allow to build up for example a multi-layer coil.
Some examples according to the invention will be hereafter described with the help of the following figures:
The transponder chip scale package illustrated on
The antenna 8 is connected to the chip 5 via two interconnection pads 16 and two connecting elements 15 which are crossing the insulating and protective or packaging layer 14. The surface of the interconnection pads 16 being larger than the section of the connecting elements 15. Those larger surfaces facilitate the connection between the interconnection pads 16 and the antenna 8.
The interconnection pads 16 can be relocated anywhere on the external face of the packaging 14.
The packaging of the integrated circuit 5 is done by adding one (or more) insulation layer 14 over the surface of the integrated circuit. The chip or integrated circuit 5, is in general already protected at wafer manufacturing with a so called passivation layer 6 and in some cases with an additional polyimide layer. But not sufficient to be suitable for the direct connection of the antenna extremities and moreover, are not acting as packaging.
To keep the packaging size as small as possible, the integrated circuit encapsulation should be done on wafer level. By this way, the chip size is only increased in thickness.
The insulating material has to be chosen according to the encapsulation process as to match the thermal coefficients of the integrated circuit.
The insulating material may not fully covers the chip surface, this for example to let free a sensor areas located on the chip. The insulating layer may also cover other faces of the chip.
A metal layer 16 is then arranged on the top of the insulating layer 14. The conductive area 15 of the pillar bumps are very small and are too difficult to handle for connection with the antenna. The metal layer 16 is connected to the pillars bumps 15. The simplest possibility is to use the metallisation for arranging the chip connection where they are needed to optimise the assembly process.
The interconnection pads can be relocated anywhere on the external face of the insulating and protective layer.
One first possibility shown in
A second possibility shown in
A third possibility shown in
It can be for example possible to pack the chip capacitor by the described method and design the package metallisation for chip and antenna connection. By this way the RFID chip can be reduced in size due to the fact that the resonance or supply capacitor is no more needed.
An other example is to add a sensor chip on the packed RFID chip. By this way additional functionalities can be obtained allowing then that the RFID chip encloses a simple communication port which allow to connect any sensor chip on request.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CH01/00704 | 12/7/2001 | WO |