The present invention relates to the technical field of driving lines having a specific line impedance for the purpose of, in particular digital, data transmission from at least one data source, for example, from at least one first integrated circuit, to at least one data sink, for example, to at least one second integrated circuit.
More specifically, the present invention relates to a circuit arrangement or circuit, in particular a driver output stage, and a method for driving at least one differential line by use of at least one such circuit.
Within the scope of the present invention, the term “negligible” is understood as about one percent of the output impedance which the circuit arrangement, in particular the driver output stage, has on the output side; the term “non-negligible” is understood as more than about ten percent of the output impedance which the circuit arrangement, in particular the driver output stage, has on the output side.
During the transmission of low data rates, impedance matching between the driver and the line is generally not usual or frequently not necessary. In this case, frequently only simple inverter circuits are used; cf. first circuit arrangement according to the PRIOR ART illustrated as an example by reference to
The known circuit arrangement according to
In order to transmit high data rates with low error, the impedance of the output stage or output impedance Zout of line driver is typically matched to the line input impedance ZL (matching: ZOut=ZL=for example, fifty Ohms). As a result of such impedance matching, signal reflections are absorbed which would otherwise adversely affect the quality of the transmission signal.
Furthermore, high data rates are frequently transmitted as differential signals in order to minimize interference; examples of this are LVDS (=Low Voltage Differential Signaling), SLVS (=Scalable Low Voltage Signaling), differential ECL (=Emitter Coupled Logic), differential LVPECL (=Low Voltage Positive Emitter Coupled Logic) or similar.
In these differential circuits there is no longer only one output node (=so-called single-ended arrangement) but a differential output stage.
This means that interference with respect to the reference potential, for example, with respect to the earth potential or with respect to the zero potential or with respect to ground no longer have an effect since such interference is mutually compensated by forming a difference in the two output signals; cf. differential circuit arrangements according to the PRIOR ART illustrated as an example by reference to
In
If the gate voltage VG1 at the first n-channel transistor T1 [the gate connection of T1 is assigned to the first input connection In +] is smaller than the sum of the source voltage VS1 and the transistor threshold voltage VthN [the source connection of T1 is constant current source KQ (idealized having a negligible impedance) and is assigned to the source connection of the second n-channel transistor T2], the n-channel transistor T1 has a high resistance and is in the off-state; accordingly, this first n-channel transistor T1 opens and conducts if the gate voltage VG1 at this first n-channel transistor T1 is higher than the sum of the source voltage VS1 and the transistor threshold voltage VthN.
The differential circuit arrangement in
In
However, a disadvantage of the differential circuit arrangement according to
In
In fact, the differential circuit arrangement according to
In this context, it should be considered that in order to minimize interference at the usually high data rates at which the differential signals are transmitted, the switching phases can account for about twenty percent up to about thirty percent of the entire time [ideal 0 and 1 pulses assumed in theory do not exist in reality, that is a slope rise or fall should be observed between the 0 state (off state) and the 1 state (on state)].
In other words, this means that the rise times and the fall times at high data rates are definitely relevant (and in the sense of the E[lectro]M[agnetic]C[ompatibility] even not completely undesired; in the case of ideal, that is infinitely steep slopes [negligible time difference], an [after Fourier transformation] infinitely high number of interference frequencies would appear.
If the gate voltage present at the p-channel transistor T1 and at the n-channel transistor T2 (simultaneously) falls, for example, from 1.2 Volt to 0 Volt, the p-channel transistor T1 does not yet respond until about the middle phase of the decreasing voltage, that is for example, at about 0.6 Volt whereas the n-channel transistor T2 is already beginning to turn off, that is, has a substantially increasing impedance, in the middle phase of the decreasing voltage, that is at 0.6 Volt for example. This results in a significantly increased output impedance during the switching slope, causing a deterioration in the reflection attenuation and the signal quality.
Starting from the previously outlined disadvantages and inadequacies and acknowledging the outlined prior art, it is the object of the present invention to further develop a circuit arrangement of the type specified initially and a method of the type specified initially so that an increased output impedance is avoided during the switching phase and this ensures high signal quality.
This object is achieved
by a circuit arrangement, comprising:
by a method, for driving at least one differential line by use of at least one circuit as set forth immediately above, wherein:
Advantageous embodiments and expedient further developments of the present invention are characterized in the respective dependent claims.
The present circuit arrangement, which operates according to the method of the present invention can be connected downstream of at least one light-sensitive component, for example, at least one photodiode, in particular located at the termination or at the end of at least one carrier medium such as at least one glass fiber, at least one synthetic fiber or air.
The present invention is advantageously used
in at least one, in particular mobile, telecommunication system, for example in at least one communication device, such as in at least one mobile telephone,
in at least one, in particular mobile, data communication system or in at least one, in particular mobile, data processing device, for example in at least one handheld, in at least one notebook or in at least one P[ersonal]D[igital]A[ssistant],
in at least one, in particular mobile, data recording and/or reproducing device, for example in at least one camcorder, in at least one digital camera or in at least one H[igh]D[efinition]T[ele]V[ision] or
in at least one transportation means, for example in at least one driver assistance system or in at least one navigation system of an automobile.
As has already been discussed hereinbefore, there are various possibilities for configuring and further developing the teaching of the present invention in an advantageous manner. For this purpose, further embodiments, features and advantages of the present invention are explained in detail hereinafter inter alia with reference to the four exemplary embodiments illustrated by
It is shown in:
The same or similar embodiments, elements or features are provided with identical reference numerals in
In order to avoid superfluous repetitions, the following explanations regarding the embodiments, features and advantages of the present invention—unless specified otherwise—relate
both to the first exemplary embodiment of a circuit arrangement S according to the present invention shown in
also to the second exemplary embodiment of a circuit arrangement S′ according to the present invention shown in
also to the third exemplary embodiment of a circuit arrangement S″ according to the present invention shown in
also to the fourth exemplary embodiment of a circuit arrangement S′″ according to the present invention shown in
Before the operating mode of the (driver output) circuit arrangement S (cf.
The driver output circuits S, S′, S″, S′″ are supplied with voltage or with current by means of a voltage source SQ connected between a reference potential GND (=for example, earth potential or mass potential or zero potential) and a third node C (=third branch C) and are intended for driving a differential line which can be connected
Starting from node point C, the circuit arrangement S, S′, S″, S′″ has two paths P1, P2 which are arranged in a mirror-image fashion relative to one another and which connect the voltage source SQ to the reference potential GND.
In this case, the first path P1 comprises
a first transistor T1 in the form of an n-channel MOSFET (MOSFET=metal oxide semiconductor field-effect transistor), whose gate connection is assigned to a first input connection In1+ which is acted upon by a first control voltage;
a second transistor T2 in the form of another n-channel MOSFET whose gate connection is assigned to a second input connection In2− which is acted upon by a second control voltage, wherein the first output connection Out + is connected via a first node A (=first branch A) between the first transistor T1 and the second transistor T2.
In mirror-image fashion the second path P2 comprises
a third transistor T3 in the form of another n-channel MOSFET, whose gate connection is assigned to a third input connection In3− which is acted upon by a third control voltage;
a fourth transistor T4 in the form of another n-channel MOSFET whose gate connection is assigned to a fourth input connection In4+ which is acted upon by a fourth control voltage, wherein the second output connection Out − is connected via a second node B (=second branch B) between the third transistor T3 and the fourth transistor T4.
In the first exemplary embodiment of the present invention illustrated by reference to
In mirror-image fashion, in the first exemplary embodiment of the present invention illustrated by reference to
These two drain degradation resistances R1 or R9 are only effective as an impedance for the respective output connections Out + or Out − when the first transistor T1 or the third transistor T3 is transferred into a very low-resistance, fully conducting operating state (=operation outside saturation) by a correspondingly high voltage at the respective gate connection. This avoids the reduction in the respective total output impedance ZOut1 or ZOut2 which would occur otherwise.
In the second exemplary embodiment of the present invention illustrated by reference to
a first separating resistance R3 connected between the source connection of the first transistor T1 and the first output connection Out + and
a second separating resistance R4 connected between the drain connection of the second transistor T2 and the first output connection Out +
are located in the first path P1.
The separating or split(ting) resistances R3, R4 can separate or split the first transistor T1 and the second transistor T2 and whilst retaining the desired first output impedance ZOut1, the value of the first output series resistance R7 connected between the first node A and the first output connection Out + (having the first output impedance ZOut2) can be lowered; in particular, the two separating resistances R3 and R4 serve
to reduce transverse currents (so-called shoot-through currents) flowing during the switching phase and
to reduce the first output impedance ZOut1 in the switching phase.
In a mirror-image fashion
a third separating resistance R11 connected between the source connection of the third transistor T3 and the second output connection Out − and
a fourth separating resistance R12 connected between the drain connection of the fourth transistor T4 and the second output connection Out −
are located in the second path P2.
The separating or split(ting) resistances R11, R12 can separate or split the third transistor T3 and the fourth transistor T4 and whilst retaining the desired second output impedance ZOut2, the value of the second output series resistance R8 connected between the second node B and the second output connection Out − (having the second output impedance ZOut2) can be lowered; in particular, the two separating resistances R11 and R12 serve
to reduce transverse currents (so-called shoot-through currents) flowing during the switching phase and
to reduce the second output impedance ZOut2 in the switching phase.
Whereas in the first exemplary embodiment of the present invention illustrated by reference to
In the third exemplary embodiment of the present invention illustrated by reference to
As can be further deduced from the respective diagram in
As can be further deduced from the respective diagram in
The first source degradation resistance R6 or the second source degradation resistance R14 can, however, go to zero, that is vanish, if the dimensioning of the differential circuit arrangement S′″, as shown in the fourth exemplary embodiment of a circuit arrangement S′″ according to the present invention illustrated by reference to
As can be further deduced from the respective diagram in
As can be further deduced from the respective diagram in
This first output series resistance R7 or this second output series resistance R8 can, however, go to zero, that is vanish, if the respective separating resistances R3, R4 in the first path P1 or the respective separating resistances R11, R12 in the second path P2 are selected to be sufficiently high to achieve the desired total output impedance ZOut1 or ZOut2.
The (driver output) circuit S (cf.
In the case of positive full-signal operation, that is whilst the respective control voltage is In1+=1.2 Volt, In2−=0 Volt, In3−=0 Volt, In4+=1.2 Volt,
the first n-channel transistor T1 as well as the (somewhat smaller as a result of the minimal voltage difference) fourth re-channel transistor T4 conduct and are located in the linear region, that is the drain source voltage is lower than the saturation voltage, the saturation voltage being given as the drain source voltage minus the threshold voltage Vth, and
the second n-channel transistor T2 and the third n-channel transistor T3 are in the off-state.
The output impedances ZOut1, ZOut2 of the line driver S (cf.
ZOut1=R1+R2+R3+R7=ZL1 and
ZOut2=R8+R12+R13+R14=ZL2
where ZL1+ZL2=ZL, wherein, for example, ZL1=50 Ohms and ZL2=50 Ohms.
In the case of negative full-signal operation, that is whilst the control voltage has the reversed polarity, i.e. for example In1+=0 Volt, In2−=1.2 Volt, In3−=1.2 Volt, In4+=0 Volt,
the first n-channel transistor T1 and the fourth n-channel transistor T4 are in the off-state, and
the second n-channel transistor T2 and the third n-channel transistor T3 are conducting and are located in the linear region, that is the drain source voltage is lower than the saturation voltage, the saturation voltage being given as the drain source voltage minus the threshold voltage Vth.
The output impedances ZOut1, ZOut2 of the line driver S (cf.
ZOut1=R7+R4+R5+R6=ZL1 and
ZOut2=R9+R10+R11+R8=ZL2.
In this case, in principle a plurality of possible values of the resistances R1 to R14 satisfy the condition for matching: ZOut1=ZOut2=ZL1/2.
If the output impedances ZOut1, ZOut2 of the line driver S (cf.
At the beginning of the switching slope, the first n-channel transistor T1 is located in its linear region (that is, begins its operation to a certain extent as a low-resistance switch in the conducting state), that is the drain source voltage is lower than the saturation voltage; as a result, the equivalent drain source resistance R2 of the first n-channel transistor T1 is very low, for example, about three Ohms.
Due to the decrease of the voltage at the first input connection In1 +, the operating point of the first transistor T1 varies from operation in the linear region in which the drain degradation resistance R1 contributes approximately one hundred percent to the first output impedance ZOut1, to operation as a source follower in saturation.
Due to this variation, the first drain degradation resistance R1 is almost ineffective for the first output impedance ZOut1 (for example, only about ten-percent contribution of the first drain degradation resistance R1 to the first output impedance ZOut1) because the first n-channel transistor T1 is now operating as a source follower (→effect for ZOut1=R1·gDS/gm+R2S+R3+R7, wherein gDS is the drain source conductance and gm is the transconductance (the transconductance gm, also known as the slew rate, is a characteristic which gives the ratio of output current to input voltage); in the example, gDS/gm is about 0.1; R2S is to a good approximation equal to gm−1, is about fifteen Ohms and is greater than R2, being about three Ohms).
At the same time, the second n-channel transistor T2 operating in a regular source circuit begins to conduct but is located up to around the exemplary central point of the transition, that is for example at a control voltage of about 0.6 Volt, still in saturation. As long as the second n-channel transistor T2 is still in saturation, its output impedance is relatively high.
During this transition the second drain degradation resistance R9 is in the course of going over from a state which is ineffective for the second output impedance ZOut2 into a state which contributes at least slightly to the second output impedance ZOut2 when the operating point of the third transistor T3 changes from off-state to operation in the saturation region due to an increase in the control voltage at the third input connection In3 −.
Consequently, a relatively high impedance exists between the node point A and the reference potential GND (=for example, earth potential or zero potential or ground), which is switched in parallel to the impedance between node point A and node point C but due to its high value has little influence on the actual output impedance ZOut1.
As an approximation, the drain degradation resistance R1 can initially be selected to be approximately as large as the difference between R2 first transistor T1 in linear mode) and R2S first transistor T1 in saturation mode), for example, about twelve Ohms. Taking into account the additional parallel path R4-R5S-R6, the drain degradation resistance R1 increases, for example, to about twenty Ohms.
By correctly selecting the drain degradation resistance R1, which is accomplished for example, by way of an iterative method, and the first separating resistance R3, it is now possible to adjust the output impedance ZOut1 so that during the switching phase this retains the same value as during full-signal operation to a good approximation.
It is furthermore important for the correct adjustment of the resistances that by reducing the first output series resistance R7 and by simultaneously increasing the two separating resistances R3 and R4,
the transverse currents flowing during the switching phase, in particular the current peaks which occur, are reduced and
the impedance ZOut1 can be reduced in the switching phase; the inverse holds for increasing the impedance ZOut1 during the switching phase.
As a result of this degree of freedom, ZOut1 can be achieved with high accuracy for all other operating points.
Another degree of freedom for the adjustment of the precise output impedance ZOut1 can advantageously be obtained by control taking place at the first input connection In1 + and at the fourth input connection In4 + at phase-shifted times and these controls having respectively matched ascending and descending slopes; this implies a separate optimization of In1 + and In4 + (the same applies to the second input connection In2 − not described here and the third input connection In3 − not described here).
For the second path P2 of the differential circuit arrangement S or S′ or S″ or S′″, not explicitly described previously, that is for the right half of
The present invention is not only featured in that a low common mode output voltage can be achieved; rather, a very low power requirement can also be achieved with the present invention. Also, a very good output impedance matching and therefore a high reflection damping can be achieved during the switching phases as is advantageous (and necessary) for high data transmission rates.
In a preferred manner in the differential circuit arrangement S or S′ or S″ or S′″, illustrated by reference to
connected downstream of at least one light-receiving component, for example of at least one photodiode, and
supported by a decoupling capacitor,
the voltage source SQ provides a voltage of about 0.4 Volt.
The choice of resistances R1 to R14 presented hereinbefore is recommended for matching the output impedances ZOut1, ZOut2 for the differential line to be connected; in this case, the resistances can be arranged, for example in the form of a star circuit (shown in
The differential circuit arrangement S according to
The present invention is preferably used for driving lines having a specific line impedance for the purpose of low-reflection and error-free digital data transmission from at least one data source, for example, from at least one first integrated circuit, to at least one data sink, for example, to at least one second integrated circuit.
While this invention has been described as having a preferred design, it is understood that it is capable of further modifications, and uses and/or adaptations of the invention and following in general the principle of the invention and including such departures from the present disclosure as come within the known or customary practice in the art to which the invention pertains, and as may be applied to the central features hereinbefore set forth, and fall within the scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
10 2007 032 876 | Jul 2007 | DE | national |
This application is a continuation of application no. PCT/EP2008/059168, filed Jul. 14, 2008, which claims the priority of German application no. 10 2007 032 876.3, filed Jul. 12, 2007, and each of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5012384 | Chew | Apr 1991 | A |
5019769 | Levinson | May 1991 | A |
5672994 | Au et al. | Sep 1997 | A |
5834813 | Ma et al. | Nov 1998 | A |
5949253 | Bridgewater, Jr. | Sep 1999 | A |
6031855 | Watanabe | Feb 2000 | A |
6650143 | Peng | Nov 2003 | B1 |
6667661 | Liu et al. | Dec 2003 | B1 |
6812733 | Plasterer et al. | Nov 2004 | B1 |
6965722 | Nguyen | Nov 2005 | B1 |
6975135 | Bui | Dec 2005 | B1 |
7133429 | Moran | Nov 2006 | B2 |
7154923 | Kucharski | Dec 2006 | B2 |
7173851 | Callahan et al. | Feb 2007 | B1 |
7272067 | Huang et al. | Sep 2007 | B1 |
7280425 | Keshavarzi et al. | Oct 2007 | B2 |
7595661 | Kim | Sep 2009 | B2 |
20020117724 | Ariyoshi et al. | Aug 2002 | A1 |
20030058725 | Bell | Mar 2003 | A1 |
20030094977 | Li et al. | May 2003 | A1 |
20040160996 | Giorgi et al. | Aug 2004 | A1 |
20040195978 | Horiuchi et al. | Oct 2004 | A1 |
20040208011 | Horiuchi et al. | Oct 2004 | A1 |
20050185428 | Crawford et al. | Aug 2005 | A1 |
20070291807 | Uesaka | Dec 2007 | A1 |
20080007985 | Wilcox | Jan 2008 | A1 |
20080012507 | Nalbant | Jan 2008 | A1 |
20080304527 | Gao et al. | Dec 2008 | A1 |
Number | Date | Country |
---|---|---|
10 2004 032456 | Apr 2006 | DE |
0 798 828 | Oct 1997 | EP |
1 777 708 | Apr 2007 | EP |
1 816 723 | Aug 2007 | EP |
2 889 643 | Feb 2007 | FR |
2 365 788 | Feb 2002 | GB |
WO2007069104 | Jun 2007 | WO |
WO2008050779 | May 2008 | WO |
Number | Date | Country | |
---|---|---|---|
20100109794 A1 | May 2010 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/EP2008/059168 | Jul 2008 | US |
Child | 12654951 | US |