Claims
- 1. A counter for generating a series of binary addresses, each of said addresses including a set of one or more most-significant bits, said counter comprising:
- circuitry to generate said addresses, including said set of most-significant bits, in a first mode;
- circuitry to generate said addresses, excluding said set of most significant bits, in a second mode; said counter operable to transition between said first and second modes; and
- circuitry to generate said addresses in said first mode in a non-binary count order in which said set of most-significant address bits is a set of least-significant bits in said count order.
- 2. The counter of claim 1, wherein said set of most-significant bits includes only one bit.
- 3. The counter of claim 1, further including circuitry to prevent said counter from incrementing during a transition from said first mode to said second mode and during a transition from said second mode to said first mode.
- 4. The counter of claim 1, further including circuitry to make said set of least-significant bits in said count order a predetermined state during a transition from said second mode to said first mode.
- 5. A memory circuit, comprising:
- a memory cell array, said memory cell array arranged in rows and columns of memory cells;
- wordlines coupling memory cells in each of said rows to one another, each of said wordlines having an address corresponding to a location in said memory cell array, said address having a most-significant bit;
- a refresh counter coupled to said wordlines, said refresh counter operable to generate said wordline addresses, including said most-significant bit, in a first mode, and said wordline addresses, excluding said most-significant bit, in a second mode, said counter also operable to transition between said first and second modes;
- said refresh counter further operable to generate said addresses in said first mode in a non-binary count order in which said most-significant address bit is a least-significant bit in said count order.
- 6. The memory circuit of claim 1, further including circuitry to prevent said counter from incrementing during a transition from said first mode to said second mode and during a transition from said second mode to said first mode.
- 7. The memory circuit of claim 1, further including circuitry to make said least-significant bit in said count order a predetermined state during a transition from said second mode to said first mode.
Parent Case Info
This application claims priority under 35 U.S.C. .sctn.119(e)(1) of provisional application No. 60/044,905, filed Apr. 25, 1997 and provisional application No. 60/046,073, filed May 9, 1997.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4459660 |
Bellay et al. |
Jul 1984 |
|
5365487 |
Patel et al. |
Nov 1994 |
|
5703828 |
Park et al. |
Dec 1997 |
|
5835956 |
Park et al. |
Nov 1998 |
|