Claims
- 1. A semiconductor device comprising:a terminal; a current source having a first node coupled to the terminal, and a second node for extracting a current in response to an electrostatic discharge (ESD) on the terminal; a first resistive element having a first node coupled to a first voltage reference node and a second node coupled to the second node of the current source; and a first transistor having a control electrode, a first current electrode coupled to the terminal, and a second current electrode coupled to the second node of the current source.
- 2. The semiconductor device of claim 1, wherein the first transistor is a P-channel transistor.
- 3. The semiconductor device of claim 2, wherein the first current electrode of the first transistor is a drain electrode, and the second current electrode is a source electrode.
- 4. The semiconductor device of claim 1, wherein the current source further comprises a second transistor having a control gate, a first current electrode coupled to the first node of the current source, and a second current electrode coupled to the second node of the current source.
- 5. The semiconductor device of claim 4, wherein the control gate of the second transistor is coupled to a second voltage reference node.
- 6. The semiconductor device of claim 4, wherein the second transistor is a N-channel transistor.
- 7. The semiconductor device of claim 4, wherein the current source further comprises a feedback circuit including a third transistor having a control electrode coupled to the first node of the current source, a first current electrode coupled to the first voltage reference node, and a second current electrode coupled to the control electrode of the second transistor.
- 8. The semiconductor device of claim 7, further comprising:a fourth transistor having a control electrode, a first current electrode coupled to the terminal, and a second current electrode coupled to the control electrode of the third transistor; and a second resistive element having a first node coupled to the control electrode of the third transistor, and a second node coupled to the first voltage reference node.
RELATED APPLICATION
This is a Continuation-In-Part of U.S. patent application No. 09/201,392, filed Nov. 30, 1998 and entitled “Circuit and Method For Reducing Parasitic Bipolar Effects During Electrostatic Discharges” (Smith), and is incorporated herein by reference and assigned to the current assignee hereof, and is co-pending with patent application filed contemporaneously and assigned to a common assignee.
US Referenced Citations (12)
Non-Patent Literature Citations (5)
Entry |
Zupac et al. Oct. 1991 IEEE Electron Device Letters vol. 12 pp. 546-549.* |
“Substrate Triggering and Salicide Effects on ESD Performance and Protection Circuti Design in Deep Submicron CMOS Processes,” Amerasekera, et al.; IEEE; pp. 547-550 (1995). |
“A Substrate Triggered Lateral Bipolar Circuit for High Volume Tolerant ESD Protection Applications,” Smith. |
“EOS/ESD Analysis of High-Density Logic Chips,” Ramaswamy, et al; EOS/ESD Symposium 96; pp. 6.4.1-6.4.6 |
“Analysis of Snubber-Clamped Diode-String Mixed Voltage Interface ESD Protection Newtork for Advanced Microprocessors,” Voldman et al.; EOS/ESD Symposium 95; pp. 43-61. |